On-line testing for VLSI: state of the art and trends

被引:13
|
作者
Nicolaidis, M [1 ]
机构
[1] TIMA Lab, F-38031 Grenoble, France
关键词
on-line testing; self-checking circuits; on-line current monitoring; perturbation hardened circuits; soft errors; deep submicron scaling; fail-safe circuits; hardware fault tolerance;
D O I
10.1016/S0167-9260(98)00028-5
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper discusses the state of the art and future trends of on-line testing techniques for VLSI. It cautions that emerging technological constraints and application requirements will expend dramatically the use of these techniques. In particularly, various industrial (e.g. railway control, satellites, avionics, telecommunications, control of critical automotive functions, medical electronics, industrial control, etc.), have increasing needs of various on-line testing features. Some of these applications concern mass production and should support the standardization of such techniques and the development of commercial CAD tools supporting them. Furthermore, drastic device shrinking and increasing operating speeds that accompany the technological evolution to deeper submicron, reduces significantly the noise margins and increases dramatically the soft error rates. As a consequence, technological progress will be blocked quickly if no particular actions are undertaken to cope with increasingly high soft-error rates. The paper will discuss these emerging requirements and problems and describe on-line testing techniques that could provide adequate solutions. (C) 1998 Published by Elsevier Science B.V. All rights reserved.
引用
收藏
页码:197 / 209
页数:13
相关论文
共 50 条