A Drift-Tolerant Read/Write Scheme for Multilevel Memristor Memory

被引:24
作者
Yilmaz, Yalcin [1 ]
Mazumder, Pinaki [1 ]
机构
[1] Univ Michigan, Dept Elect Engn & Comp Sci, Ann Arbor, MI 48109 USA
关键词
Crossbar memory; memory architecture; memristor; multilevel memory; nonvolatile memory;
D O I
10.1109/TNANO.2017.2741504
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Memristor based crossbar memories are prime candidates to succeed the Flash as the mainstream nonvolatile memory due to their density, scalability, write endurance and capability of storing multibit per cell. In this paper, we present a memristor crossbar memory architecture that utilizes a reduced constraint read-monitored-write scheme. The proposed scheme supports multibit storage per cell and utilizes reduced hardware, aiming to decrease the feedback complexity and latency while still operating with CMOS compatible voltages. We additionally present a read technique that can successfully distinguish resistive states under the existence of resistance drift due to read/write disturbances in the array. We also provide derivations of analytical relations to set forth a design methodology in selecting peripheral device parameters.
引用
收藏
页码:1016 / 1027
页数:12
相关论文
共 50 条
  • [41] Exploring the Transformation of Static Random Access Memory to Write-Once-Read-Many-Times Memory Behavior in Imidazole-Triphenylamine-Based Devices
    Harshini, Deivendran
    Angela, Varghese Maria
    Imran, Predhanekar Mohamed
    Nagarajan, Samuthira
    ACS APPLIED ELECTRONIC MATERIALS, 2024, 6 (01) : 358 - 369
  • [42] A Latency-Optimized and Energy-Efficient Write Scheme in NVM-Based Main Memory
    Guo, Yuncheng
    Hua, Yu
    Zuo, Pengfei
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2020, 39 (01) : 62 - 74
  • [43] Comparative Analysis and Energy-Efficient Write Scheme of Ferroelectric FET-Based Memory Cells
    Ko, Dong Han
    Oh, Tae Woo
    Lim, Sehee
    Kim, Se Keon
    Jung, Seong-Ook
    IEEE ACCESS, 2021, 9 : 127895 - 127905
  • [44] A Write-Friendly and Cache-Optimized Hashing Scheme for Non-Volatile Memory Systems
    Zuo, Pengfei
    Hua, Yu
    IEEE TRANSACTIONS ON PARALLEL AND DISTRIBUTED SYSTEMS, 2018, 29 (05) : 985 - 998
  • [45] A 3T/Cell Practical Embedded Nonvolatile Memory Supporting Symmetric Read and Write Access Based on Ferroelectric FETs
    Wu, Juejian
    Zhong, Hongtao
    Ni, Kai
    Liu, Yongpan
    Yang, Huazhong
    Li, Xueqing
    PROCEEDINGS OF THE 2019 56TH ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2019,
  • [46] NIMBLE: A Neuromorphic Learning Scheme and Memristor Based Computing-in-Memory Engine for EMG Based Hand Gesture Recognition
    Tian, Fengshi
    Jiang, Jingwen
    Liang, Jinhao
    Zhang, Zhiyuan
    Shi, Jiahe
    Fang, Chaoming
    Wu, Hui
    Xue, Xiaoyong
    Zeng, Xiaoyang
    2022 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 22), 2022, : 2695 - 2699
  • [47] Multilevel memristive non-volatile look-up table using two transmission gates one memristor memory cells
    Wong, C. W. Ian
    Ho, Patrick W. C.
    SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 2020, 35 (10)
  • [48] Adaptive-Classification CLOCK: Page replacement policy based on read/write access pattern for hybrid DRAM and PCM main memory
    Kim, Sungho
    Hwang, Sang-Ho
    Kwak, Jong Wook
    MICROPROCESSORS AND MICROSYSTEMS, 2018, 57 : 65 - 75
  • [49] A high-efficiency, reliable multilevel hardware-accelerated annealer with in-memory spin coupling and complementary read algorithm
    Wang, Yun-Yuan
    Lin, Yu-Hsuan
    Lee, Dai-Ying
    Lu, Cheng-Hsien
    Wei, Ming-Liang
    Tseng, Po-Hao
    Lee, Ming-Hsiu
    Hsieh, Kuang-Yeu
    Wang, Keh-Chung
    Lu, Chih-Yuan
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2023, 62 (SC)
  • [50] A Write-friendly Arithmetic Coding Scheme for Achieving Energy-Efficient Non-Volatile Memory Systems
    Chen, Yi-Shen
    Wu, Chun-Feng
    Chang, Yuan-Hao
    Kuo, Tei-Wei
    2021 26TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2021, : 633 - 638