A Drift-Tolerant Read/Write Scheme for Multilevel Memristor Memory

被引:24
作者
Yilmaz, Yalcin [1 ]
Mazumder, Pinaki [1 ]
机构
[1] Univ Michigan, Dept Elect Engn & Comp Sci, Ann Arbor, MI 48109 USA
关键词
Crossbar memory; memory architecture; memristor; multilevel memory; nonvolatile memory;
D O I
10.1109/TNANO.2017.2741504
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Memristor based crossbar memories are prime candidates to succeed the Flash as the mainstream nonvolatile memory due to their density, scalability, write endurance and capability of storing multibit per cell. In this paper, we present a memristor crossbar memory architecture that utilizes a reduced constraint read-monitored-write scheme. The proposed scheme supports multibit storage per cell and utilizes reduced hardware, aiming to decrease the feedback complexity and latency while still operating with CMOS compatible voltages. We additionally present a read technique that can successfully distinguish resistive states under the existence of resistance drift due to read/write disturbances in the array. We also provide derivations of analytical relations to set forth a design methodology in selecting peripheral device parameters.
引用
收藏
页码:1016 / 1027
页数:12
相关论文
共 50 条
  • [1] A Novel Nondestructive Read/Write Circuit for Memristor-Based Memory Arrays
    Elshamy, Mohamed
    Mostafa, Hassan
    Ghallab, Yehya H.
    Said, Mohamed Sameh
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2015, 23 (11) : 2648 - 2656
  • [2] Drift-tolerant Coding to Enhance the Energy Efficiency of Multi-Level-Cell Phase-Change Memory
    Chen, Yi-Shen
    Chang, Yuan-Hao
    Kuo, Tei-Wei
    2022 ACM/IEEE INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, ISLPED 2022, 2022,
  • [3] Write and Read Circuit for Memristor Analog Resistance Switching
    Mokhtar, Siti Musliha Ajmal
    Abdullah, Wan Fazlida Hanim
    Kadiran, Kamaru Adzha
    Rifin, Rozi
    Omar, Mastura
    2017 IEEE 8TH CONTROL AND SYSTEM GRADUATE RESEARCH COLLOQUIUM (ICSGRC), 2017, : 13 - 16
  • [4] DTC: A Drift-Tolerant Coding to Improve the Performance and Energy Efficiency of -Level-Cell Phase-Change Memory
    Chen, Yi-Shen
    Chang, Yuan-Hao
    Kuo, Tei-Wei
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2023, 42 (10) : 3185 - 3195
  • [5] Memristor-Based Read/Write Circuit with Stable Continuous Read Operation
    Lu, Weijun
    Bao, Ning
    Zheng, Tangren
    Zhang, Xiaorui
    Song, Yutong
    ELECTRONICS, 2022, 11 (13)
  • [6] Variation-tolerant, low-power, and high endurance read scheme for memristor memories
    V. Ravi
    K. Chitra
    S. R. S. Prabaharan
    Analog Integrated Circuits and Signal Processing, 2020, 105 : 83 - 98
  • [7] Variation-tolerant, low-power, and high endurance read scheme for memristor memories
    Ravi, V.
    Chitra, K.
    Prabaharan, S. R. S.
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2020, 105 (01) : 83 - 98
  • [8] A multilevel memristor-CMOS memory cell as a ReRAM
    Rabbani, Payam
    Dehghani, Rasoul
    Shahpari, Nima
    MICROELECTRONICS JOURNAL, 2015, 46 (12) : 1283 - 1290
  • [9] Read and Write Analysis for Balanced Pattern Memristor Crossbar Array
    Sharma, Arun Kant
    Asapu, Shiva
    Salimath, Akshaykumar
    Ghosh, Bahniman
    JOURNAL OF LOW POWER ELECTRONICS, 2014, 10 (01) : 84 - 87
  • [10] New Non-Destructive Read/Write Circuit for Memristor-Based Memories
    Elshamy, Mohamed
    Mostafa, Hassan
    Said, M. Sameh
    2014 INTERNATIONAL CONFERENCE ON ENGINEERING AND TECHNOLOGY (ICET), 2014,