10-bit 100-MS/s Pipelined ADC Using Input-Swapped Opamp Sharing and Self-Calibrated V/I Converter

被引:14
作者
Kim, Moo-Young [1 ]
Kim, Jinwoo [1 ]
Lee, Tagjong [1 ]
Kim, Chulwoo [1 ]
机构
[1] Korea Univ, Dept Elect & Elect Engn, Seoul 136713, South Korea
关键词
Opamp-sharing; pipelined analog-to-digital converter (ADC); self-calibration; switched bias; V/I converter; TO-DIGITAL CONVERTERS; A/D CONVERTER;
D O I
10.1109/TVLSI.2010.2050915
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A 31 mW, 10-bit 100-MS/s pipelined analog-to-digital converter (ADC), which alleviates the memory effect occurring in the opamp-sharing technique, and automatically corrects the current error of the V/I converter, has been developed. The proposed ADC achieves low-power consumption, high noise immunity, and has a small area, by employing an input-swapped opamp-sharing technique that switches the summing node in an multiplying digital-to-analog converter and a V/I converter with a process, supply voltage, and temperature condition detector. The ADC shows a differential nonlinearity of less than 0.48 LSB, and an integral nonlinearity of less than 0.95 LSB. Also, an signal-to-noise-and-distortion ratio of 56.2 dB is measured with a 1 MHz input frequency. This has been implemented in a 0.18-mu m CMOS process, and occupies 1.6 x 0.8 mm(2) of active area.
引用
收藏
页码:1438 / 1447
页数:10
相关论文
共 17 条
[1]   A 10b 50MS/s Opamp-Sharing Pipeline A/D With Current-Reuse OTAs [J].
Chandrashekar, K. ;
Bakkaloglu, B. .
PROCEEDINGS OF THE IEEE 2009 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2009, :263-266
[2]   A 10b 25MS/s 4.8mW 0.13um CMOS ADC for digital multimedia broadcasting applications [J].
Cho, Young-Jae ;
Sa, Doo-Hwan ;
Kim, Yong-Woo ;
Lee, Kyung-Hoon ;
Choi, Hee-Cheol ;
Lee, Seung-Hoon ;
Jeon, Young-Deuk ;
Lee, Seung-Chul ;
Kwon, Jong-Kee .
PROCEEDINGS OF THE IEEE 2006 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2006, :497-500
[3]   A compact large voltage-compliance high output-impedance programmable current source for implantable microstimulators [J].
Ghovanloo, M ;
Najafi, K .
IEEE TRANSACTIONS ON BIOMEDICAL ENGINEERING, 2005, 52 (01) :97-105
[4]   A 12-bit 75-MS/s pipelined ADC using incomplete settling [J].
Iroaga, Echere ;
Murmann, Boris .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2007, 42 (04) :748-756
[5]   Digital background calibration for memory effects in pipelined analog-to-digital converters [J].
Keane, JP ;
Hurst, PJ ;
Lewis, SH .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2006, 53 (03) :511-525
[6]   A partially switched-opamp technique for high-speed low-power pipelined analog-to-digital converters [J].
Kim, HC ;
Jeong, DK ;
Kim, W .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2006, 53 (04) :795-801
[7]  
Kim M.-Y., 2008, P IEEE AS SOL STAT C, P65
[8]   A 10-B 20-MSAMPLE/S ANALOG-TO-DIGITAL CONVERTER [J].
LEWIS, SH ;
FETTERMAN, HS ;
GROSS, GF ;
RAMACHANDRAN, R ;
VISWANATHAN, TR .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1992, 27 (03) :351-358
[9]  
Li J., 2006, IEEE S VLSI CIRC JUN, P226
[10]   A 69-mW 10-bit 80-MSample/s pipelined CMOS ADC [J].
Min, BM ;
Kim, P ;
Bowman, FW ;
Boisvert, DM ;
Aude, AJ .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2003, 38 (12) :2031-2039