Low Power Architecture Design and Hardware Implementations of Deblocking Filter in H.264/AVC

被引:8
作者
Chung, Hua-Chang [1 ]
Chen, Zong-Yi [2 ]
Chang, Pao-Chi [2 ]
机构
[1] STEC Inc, Hsinchu, Taiwan
[2] Natl Cent Univ, Dept Commun Engn, Jhongli, Taiwan
关键词
Deblocking Filter; H.264/AVC; Low Power Design; FPGA; Hardware Implementation;
D O I
10.1109/TCE.2011.5955212
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
An adaptive in-loop deblocking filter (DF) is standardized in H.264/AVC to reduce blocking artifacts and improve compression efficiency. This paper proposes a low power DF architecture with hybrid and intelligent edge skip filtering order. We further adopt a four-stage pipeline to boost the speed of DF process and the proposed Horizontal Edge Skip Processing Architecture (HESPA) offers an edge skip aware mechanism for filtering the horizontal edges that not only reduces power consumption but also reduces the filtering processes down to 100 clock cycles per macroblock (MB). In addition, the architecture utilizes the buffers efficiently to store the temporary data without affecting the standard-defined data dependency by a reasonable strategy of edge filtering order to enhance the reusability of the intermediate data. The system throughput can then be improved and the power consumption can also be reduced. Simulation results show that more than 34% of logic power measured in FPGA can be saved when the proposed HESPA is enabled. Furthermore, the proposed architecture is implemented on a 0.1 mu m standard cell library, which consumes 19.8K gates at a clock frequency of 200 MHz, which compares competitively with other state-of-the-art works in terms of hardware cost(1).
引用
收藏
页码:713 / 719
页数:7
相关论文
共 19 条
[1]  
[Anonymous], XPOWER TUT FPGA DES
[2]  
CHEN Q, 3 INT C COMM NETW CH, P815
[3]  
Cheng CC, 2006, IEEE T CIRCUITS-II, V53, P530, DOI 10.1109/TCSII.2006.875323
[4]  
Huang YW, 2003, 2003 INTERNATIONAL CONFERENCE ON MULTIMEDIA AND EXPO, VOL I, PROCEEDINGS, P693
[5]  
*ISO IEC ITU T, 2003, H264 ISOIEC ITUT
[6]   A pipelined hardware implementation of in-loop deblocking filter in H.264/AVC [J].
Khurana, Gaurav ;
Kassim, Ashraf A. ;
Chua, Tien Ping .
IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 2006, 52 (02) :536-540
[7]   A Two-Result-per-Cycle Deblocking Filter Architecture for QFHD H.264/AVC Decoder [J].
Lin, Yuan-Chun ;
Lin, Youn-Long .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2009, 17 (06) :838-843
[8]   Adaptive deblocking filter [J].
List, P ;
Joch, A ;
Lainema, J ;
Bjontegaard, G ;
Karczewicz, M .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY, 2003, 13 (07) :614-619
[9]  
Liu TM, 2005, IEEE INT SYMP CIRC S, P2140
[10]  
LOUKIL H, 2009, 6 INT MULT SYST SIGN, P1