Fast Thermal Goodness Evaluation of a 3D-IC Floorplan

被引:1
作者
Vendra, Satya K. [1 ]
Chrzanowska-Jeske, Malgorzata [1 ]
机构
[1] Portland State Univ, Dept Elect & Comp Engn, Portland, OR 97207 USA
来源
PROCEEDINGS OF THE 2021 TWENTY SECOND INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED 2021) | 2021年
关键词
3D-IC; Fast thermal evaluation; Floorplanning; Power density; Temperature; Thermal analysis; Thermal evaluation; PLACEMENT; ICS;
D O I
10.1109/ISQED51717.2021.9424278
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
High and unevenly spread 3D chip temperatures can be reduced when appropriate thermal-aware design is incorporated in early floorplanning. We developed a fast approach to evaluate thermal goodness of 3D floorplans. The proposed algorithm uses a power-based measure calculated using the impact of the heat from adjacent intra- and inter-layer modules. This approach significantly reduces runtime compared to temperature distribution simulation when thermal optimization is included in non-deterministic 3D-floorplanners. Usually, the goal is to minimize peak temperature and generate thermally-optimized 3D floorplans. Our results show that thermal quality factors generated by our model closely agree with factors generated by more accurate simulation-based thermal models, like HotSpot [1]. We achieve a correlation coefficient of 0.96 with HotSpot results and an average speed up of 29X on evaluation grid size of 64x64x4 for GSRC benchmarks. The sensitivity of the proposed algorithm to temperature difference between the 3D floorplans being compared and the success rate is also analyzed.
引用
收藏
页码:367 / 373
页数:7
相关论文
共 17 条
[1]   TSV- and delay-aware 3D-IC floorplanning [J].
Ahmed, Mohammad A. ;
Mohapatra, S. ;
Chrzanowska-Jeske, M. .
ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2016, 87 (02) :235-248
[2]   A thermal-driven floorplanning algorithm for 3D ICs [J].
Cong, J ;
Wei, J ;
Zhang, Y .
ICCAD-2004: INTERNATIONAL CONFERENCE ON COMPUTER AIDED DESIGN, IEEE/ACM DIGEST OF TECHNICAL PAPERS, 2004, :306-313
[3]   Placement of 3D ICs with thermal and interlayer via considerations [J].
Goplen, Brent ;
Sapatnekar, Sachin .
2007 44TH ACM/IEEE DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2007, :626-+
[4]   HotSpot: A compact thermal modeling methodology for early-stage VLSI design [J].
Huang, Wei ;
Ghosh, Shougata ;
Velusamy, Siva ;
Sankaranarayanan, Karthik ;
Skadron, Kevin ;
Stan, Mircea R. .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2006, 14 (05) :501-513
[5]   Developing Structural Dimensions of Service Supply Chain by Analogy with Community Structure [J].
Li, Xiao ;
Gu, Xinjian ;
Liu, Zhenggang .
2009 6TH INTERNATIONAL CONFERENCE ON SERVICE SYSTEMS AND SERVICE MANAGEMENT, VOLS 1 AND 2, 2009, :347-+
[6]  
Linfu Xiao, 2010, 2010 15th Asia and South Pacific Design Automation Conference (ASP-DAC 2010), P561, DOI 10.1109/ASPDAC.2010.5419822
[7]   Fast Placement-Aware 3-D Floorplanning Using Vertical Constraints on Sequence Pairs [J].
Nain, Rajeev K. ;
Chrzanowska-Jeske, Malgorzata .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2011, 19 (09) :1667-1680
[8]   Temperature-Aware Floorplanning for Fixed-Outline 3D ICs [J].
Ni, Tianming ;
Chang, Hao ;
Zhu, Shidong ;
Lu, Lin ;
Li, Xueyun ;
Xu, Qi ;
Liang, Huaguo ;
Huang, Zhengfeng .
IEEE ACCESS, 2019, 7 :139787-139794
[9]   Multiple Si layer ICs: Motivation, performance analysis, and design implications [J].
Souri, SJ ;
Banerjee, K ;
Mehrotra, A ;
Saraswat, KC .
37TH DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2000, 2000, :213-220
[10]  
Vendra SK, 2018, IEEE NANOTECHNOL MAT, P142