A new ASIC implementation of an advanced encryption standard (AES) crypto-hardware accelerator

被引:5
|
作者
Ahmad, Nabihah [1 ]
Hasan, S. M. Rezaul [2 ]
机构
[1] Univ Tun Hussein Onn Malaysia, Fac Elect & Elect Engn, Johor Baharu, Malaysia
[2] Massey Univ, Ctr Res Analog & VLSI Microsyst DEsign CRAVE, Auckland, New Zealand
来源
MICROELECTRONICS JOURNAL | 2021年 / 117卷
关键词
AES; Encryption; Decryption; Composite-field; Low-power; High throughput; Low chip-area; Hardware accelerator; S-BOX; EFFICIENT; ARCHITECTURES; COMPACT; AREA;
D O I
10.1016/j.mejo.2021.105255
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Single-chip hardware implementation of Advanced Encryption Standard (AES) offers a low-power and low-area design that is suitable for portable devices. It is widely applicable for numerous encryption needs such as in Bluetooth controller, wireless communication and secure Internet transactions. This paper proposes a new fullcustom compact 8-bit data-path architecture core for a single-chip VLSI AES crypto-hardware accelerator. In order to optimize chip-area, power and performance, novel circuit-level techniques, logic minimization, resource sharing and low supply-voltage has been employed. The proposed design is implemented in 130 nm CMOS process and supports both encryption and decryption in Electronic-Codebook-Mode (EBC) using 128-bit keys. Novel S-box/InvS-box, MixColumn/InvMixColumn and ShiftRow/InvShiftRow using low-power Exclusive-OR (XOR) gate is employed to minimize the power consumption. This design utilized 3120 gate-equivalents (GE), including an on-the-fly key scheduling unit with an active chip-area of 640 mu m x 325 mu m (0.208 sq. mm) excluding the bonding pads. It has a power consumption of 4.23 mu W/MHz and a throughput of 0.05 Gbit/s (at 100 MHz clock). The proposed AES design thus achieved low-power dissipation, higher throughput with a compact chip-size (silicon-area) compared to other recent implementations.
引用
收藏
页数:12
相关论文
共 50 条
  • [21] Implementation of Advanced Encryption Standard (AES) for Wireless Image Transmission using LabVIEW
    Nadzri, Muhammad Muzakkir Mohd
    Ahmad, Afandi
    Amira, Abbes
    2018 IEEE STUDENT CONFERENCE ON RESEARCH AND DEVELOPMENT (SCORED), 2018,
  • [22] A Versatile Hardware for Advanced Encryption Standard
    Nedjah, Nadia
    Mourelle, Luiza de Macedo
    JOURNAL OF INFORMATION ASSURANCE AND SECURITY, 2006, 1 (01): : 52 - 58
  • [23] A new method of image encryption using advanced encryption Standard (AES) for network security
    Inam, Saba
    Kanwal, Shamsa
    Firdous, Rabia
    Zakria, Khansa
    Hajjej, Fahima
    PHYSICA SCRIPTA, 2023, 98 (12)
  • [24] Architecture design and hardware implementation of AES encryption algorithm
    Wei, Hongling
    Li, Hongyan
    Chen, Mingying
    2020 5TH INTERNATIONAL CONFERENCE ON MECHANICAL, CONTROL AND COMPUTER ENGINEERING (ICMCCE 2020), 2020, : 1611 - 1614
  • [25] Report on the development of the Advanced Encryption Standard (AES)
    Nechvatal, J
    Barker, E
    Bassham, L
    Burr, W
    Dworkin, M
    Foti, J
    Roback, E
    JOURNAL OF RESEARCH OF THE NATIONAL INSTITUTE OF STANDARDS AND TECHNOLOGY, 2001, 106 (03): : 511 - 576
  • [26] Performance Analysis of Advanced Encryption Standard (AES)
    Xiao, Yang
    Sun, Bo
    Chen, Hsiao-Hwa
    GLOBECOM 2006 - 2006 IEEE GLOBAL TELECOMMUNICATIONS CONFERENCE, 2006,
  • [27] Fine Tuning the Advanced Encryption Standard (AES)
    Rahnama, Behnam
    Elci, Atilla
    Eweoya, Ibukun
    PROCEEDINGS OF THE FIFTH INTERNATIONAL CONFERENCE ON SECURITY OF INFORMATION AND NETWORKS, 2012, : 205 - 209
  • [28] A New Chaos Advanced Encryption Standard (AES) Algorithm for Data Security
    ElBadawy, El-Sayed Abdoul-Moaty
    El-Masry, Waleed A.
    Mokhtar, Amro
    Hafez, Alaa El-Din Sayed
    INTERNATIONAL CONFERENCE ON SIGNALS AND ELECTRONIC SYSTEMS (ICSES '10): CONFERENCE PROCEEDINGS, 2010, : 405 - 408
  • [29] Low area and high throughput implementation of advanced encryption standard hardware accelerator on FPGA using Mux-Demux pair
    Renugadevi, N.
    Julakanti, Stheya
    Vemula, Sai Charan
    Bhatnagar, Somya
    Thangallapally, Shirisha
    SECURITY AND PRIVACY, 2023, 6 (04)
  • [30] A Low Power Hardware Implementation of S-Box for Advanced Encryption Standard
    Munusamy, Kumar
    Senthilpari, C.
    Kho, Daniel C. K.
    2014 11TH INTERNATIONAL CONFERENCE ON ELECTRICAL ENGINEERING/ELECTRONICS, COMPUTER, TELECOMMUNICATIONS AND INFORMATION TECHNOLOGY (ECTI-CON), 2014,