共 50 条
- [31] Li H, 2005, IEEE INT SYMP CIRC S, P4637
- [32] A new compact architecture for AES with optimized ShiftRows operation [J]. 2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 1851 - 1854
- [33] Integrated design of AES (advanced encryption standard) encrypter and decrypter [J]. IEEE INTERNATIONAL CONFERENCE ON APPLICATION-SPECIFIC SYSTEMS, ARCHITECTURES, AND PROCESSORS, PROCEEDINGS, 2002, : 277 - 285
- [34] Mathur S, 2014, PHYSIOL MOL BIOL PLA, V20, P527, DOI [10.1007/s12298-014-0249-z, 10.1109/VLSIC.2014.6858420]
- [35] Mentens N, 2005, LECT NOTES COMPUT SC, V3376, P323
- [36] Morioka S, 2002, LECT NOTES COMPUT SC, V2523, P172
- [38] Compact Designs of SubBytes and MixColumn for AES [J]. 2009 IEEE INTERNATIONAL ADVANCE COMPUTING CONFERENCE, VOLS 1-3, 2009, : 1241 - +
- [40] Nilanjana Das, 2021, MICROELECTRON J, V111