A new ASIC implementation of an advanced encryption standard (AES) crypto-hardware accelerator

被引:5
作者
Ahmad, Nabihah [1 ]
Hasan, S. M. Rezaul [2 ]
机构
[1] Univ Tun Hussein Onn Malaysia, Fac Elect & Elect Engn, Johor Baharu, Malaysia
[2] Massey Univ, Ctr Res Analog & VLSI Microsyst DEsign CRAVE, Auckland, New Zealand
来源
MICROELECTRONICS JOURNAL | 2021年 / 117卷
关键词
AES; Encryption; Decryption; Composite-field; Low-power; High throughput; Low chip-area; Hardware accelerator; S-BOX; EFFICIENT; ARCHITECTURES; COMPACT; AREA;
D O I
10.1016/j.mejo.2021.105255
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Single-chip hardware implementation of Advanced Encryption Standard (AES) offers a low-power and low-area design that is suitable for portable devices. It is widely applicable for numerous encryption needs such as in Bluetooth controller, wireless communication and secure Internet transactions. This paper proposes a new fullcustom compact 8-bit data-path architecture core for a single-chip VLSI AES crypto-hardware accelerator. In order to optimize chip-area, power and performance, novel circuit-level techniques, logic minimization, resource sharing and low supply-voltage has been employed. The proposed design is implemented in 130 nm CMOS process and supports both encryption and decryption in Electronic-Codebook-Mode (EBC) using 128-bit keys. Novel S-box/InvS-box, MixColumn/InvMixColumn and ShiftRow/InvShiftRow using low-power Exclusive-OR (XOR) gate is employed to minimize the power consumption. This design utilized 3120 gate-equivalents (GE), including an on-the-fly key scheduling unit with an active chip-area of 640 mu m x 325 mu m (0.208 sq. mm) excluding the bonding pads. It has a power consumption of 4.23 mu W/MHz and a throughput of 0.05 Gbit/s (at 100 MHz clock). The proposed AES design thus achieved low-power dissipation, higher throughput with a compact chip-size (silicon-area) compared to other recent implementations.
引用
收藏
页数:12
相关论文
共 50 条
  • [31] Li H, 2005, IEEE INT SYMP CIRC S, P4637
  • [32] A new compact architecture for AES with optimized ShiftRows operation
    Li, Hua
    Li, Jianzhou
    [J]. 2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 1851 - 1854
  • [33] Integrated design of AES (advanced encryption standard) encrypter and decrypter
    Lu, CC
    Tseng, SY
    [J]. IEEE INTERNATIONAL CONFERENCE ON APPLICATION-SPECIFIC SYSTEMS, ARCHITECTURES, AND PROCESSORS, PROCEEDINGS, 2002, : 277 - 285
  • [34] Mathur S, 2014, PHYSIOL MOL BIOL PLA, V20, P527, DOI [10.1007/s12298-014-0249-z, 10.1109/VLSIC.2014.6858420]
  • [35] Mentens N, 2005, LECT NOTES COMPUT SC, V3376, P323
  • [36] Morioka S, 2002, LECT NOTES COMPUT SC, V2523, P172
  • [37] Efficient and High-Performance Parallel Hardware Architectures for the AES-GCM
    Mozaffari-Kermani, Mehran
    Reyhani-Masoleh, Arash
    [J]. IEEE TRANSACTIONS ON COMPUTERS, 2012, 61 (08) : 1165 - 1178
  • [38] Compact Designs of SubBytes and MixColumn for AES
    Nalini, C.
    Anandmohan, P., V
    Poornaiah, D., V
    Kulkarni, V. D.
    [J]. 2009 IEEE INTERNATIONAL ADVANCE COMPUTING CONFERENCE, VOLS 1-3, 2009, : 1241 - +
  • [39] Minimization of digital logic gates and ultra-low power AES encryption core in 180CMOS technology
    Nandan, V
    Rao, R. Gowri Shankar
    [J]. MICROPROCESSORS AND MICROSYSTEMS, 2020, 74 (74)
  • [40] Nilanjana Das, 2021, MICROELECTRON J, V111