Modified test generation methods for synchronous sequential circuits

被引:0
作者
Kemamalini, A. [1 ]
Seshasayanan, R. [2 ]
机构
[1] Anna Univ, Coll Engn, Dept ECE, ME Appl Elect, Madras, Tamil Nadu, India
[2] Anna Univ, Coll Engn, Dept ECE, Madras, Tamil Nadu, India
来源
2015 INTERNATIONAL CONFERENCE ON INNOVATIONS IN INFORMATION, EMBEDDED AND COMMUNICATION SYSTEMS (ICIIECS) | 2015年
关键词
synchronous sequential circuits; LFSR; CUT; synchronization profile; minimal observation time;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The test generation process for synchronous sequential circuits is a complex problem. The overall objective is to obtain an optimum balance between power, area requirements and test generation time. Most of the algorithms use random pattern generators such as Linear Feedback Shift Register (LFSR). However the LFSR can be modified to produce the test patterns according to the Circuit under Test (CUT). Such deterministic patterns are used as input to form a modified synchronization profile of CUT and the minimal observation time is computed. The second modified test generation process uses partitioning of circuits. The partitioned cones are used as modified inbuilt LFSR. Experimental results show that both the modified methods help in improving fault coverage. The experimental results show that modified partitioning method produces fault coverage up to 98% for most benchmark circuits and a compression ratio of 90% can also be achieved.
引用
收藏
页数:6
相关论文
共 15 条
[1]  
Abramovici M., 1995, DIGITAL SYSTEMS TEST, P181
[2]  
Al-Arian Sami A., 2000, IMPROVING TESTABILIT
[3]  
Chandra Chengani Vinod, 2013, 4 ICCCNT C P
[4]  
El-Maleh Aiman, 2003, EFFICIENT TEST UNPUB
[5]  
Li LJ, 2007, 21ST INTERNATIONAL WORKSHOP ON PRINCIPLES OF ADVANCED AND DISTRIBUTED SIMULATION, PROCEEDINGS, P211, DOI 10.1109/PADS.2007.4
[6]  
Lingappan Loganathan, 2006, P 19 INT C VLSI DES
[7]  
Pomeranz Irith, 2010, IEEE T COMPUTER AIDE, V29
[8]  
Pomeranz Irith, 1992, 29 ACM IEEE DES AUT
[9]  
Pomeranz Irith, 1998, IEEE T VERY LARGE SC, V6
[10]  
Pomeranz Irith, 2005, IEEE T COMPUTER AIDE, V24