A Highly Reliable and Energy Efficient Radiation Hardened 12T SRAM Cell Design

被引:23
作者
Kumar, Chaudhry Indra [1 ]
Anand, Bulusu [1 ]
机构
[1] Indian Inst Technol Roorkee, Dept Elect & Commun Engn, Roorkee 247667, Uttar Pradesh, India
关键词
Energy efficient memory; radiation hardened memory; single node upset (SEU); single event multiple node upsets (SEMNU); MEMORY CELL; CHARGE; POWER;
D O I
10.1109/TDMR.2019.2956601
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, a novel energy efficient 12T memory cell is proposed which is radiation hardened by design (RHD) to tolerate single-event multiple-node upsets (SEMNU) in near threshold voltage regime. The radiation hardness of the proposed memory cell is improved by controlling the cross coupled inverters' PMOS devices through dummy access transistors. We validated the proposed memory cell in STMicroelectronics 65-nm CMOS technology. The post layout parasitic extracted simulations show that by employing the proposed RHD-12T memory cell, an average improvement of similar to 42%, 17%, 17%/9% and 6%/7% in layout area, power dissipation, read/write access time, and read/write static noise margin, respectively, is obtained over the recently reported 12T memory cell at supply voltage of 0.4V. We also validated the proposed memory cell at 32-nm CMOS technology node using technology computer-aided design (TCAD) mixed-mode simulations. In the 32-nm technology, the proposed RHD-12T memory cell shows an average improvement of similar to 15%, 10%/56%, and 8%/10% in power dissipation, read/write access time, and read/write static noise margin, respectively, over the 12T memory cell at supply voltage of 0.3V. Combining layout-topology, HSPICE post layout simulations and TCAD mixed mode simulation results clearly show that the proposed memory cell effectively tolerates single event upset as well as SEMNU. In 32nm technology our memory cell can provide SEMNU tolerance up to the value of LET equals to 62 Mev-cm(2)/mg.
引用
收藏
页码:58 / 66
页数:9
相关论文
共 50 条
  • [41] LEAKAGE IMMUNE SINGLE ENDED 8T SRAM CELL FOR ULTRA-LOW POWER MEMORY DESIGN
    Pahuja, Hitesh
    Tyagi, Mintu
    Singh, Balwinder
    Panday, Sudhakar
    JOURNAL OF ENGINEERING SCIENCE AND TECHNOLOGY, 2019, 14 (02) : 629 - 645
  • [42] A Highly Reliable Memory Cell Design Combined With Layout-Level Approach to Tolerant Single-Event Upsets
    Qi, Chunhua
    Xiao, Liyi
    Wang, Tianqi
    Li, Jie
    Li, Linzhe
    IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2016, 16 (03) : 388 - 395
  • [43] Novel Energy-Efficient and Latency-Improved PVT Tolerant Read Scheme for SRAM Design in Video Processing and Machine Learning Applications
    Pal, Soumitra
    Yang, Jiyue
    Bauer, Stephen
    Gupta, Puneet
    Pamarti, Sudhakar
    2024 IEEE 67TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, MWSCAS 2024, 2024, : 460 - 463
  • [44] Design and Analysis of Si/GaSb HTFET-Based 7T SRAM Cell for Ultra-Low Voltage Applications
    Kannam, Sai Lakshmi Prasanth
    Gadarapulla, Rasheed
    Sriadibhatla, Sridevi
    Nagulapalli, Rajasekhar
    SILICON, 2024, 16 (06) : 2369 - 2383
  • [45] A 13T Radiation-Hardened Memory Cell for Low-Voltage Operation and Ultra-low Power Space Applications
    Qi, Chunhua
    Xiao, Liyi
    Huo, Mingxue
    Wang, Tianqi
    Zhang, Rongsheng
    Cao, Xuebing
    PROCEEDINGS OF THE EIGHTEENTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED), 2017, : 161 - 165
  • [46] Energy Efficient Design in MIMO Multi-cell Systems with Time Average QoS Constraints
    Lakshminarayana, Subhash
    Assaad, Mohamad
    Debbah, Merouane
    2013 IEEE 14TH WORKSHOP ON SIGNAL PROCESSING ADVANCES IN WIRELESS COMMUNICATIONS (SPAWC), 2013, : 614 - 618
  • [47] A Novel Design for a Low-Power High-Speed Robust Supply-Gated-Sleep 6T SRAM Cell
    Sunil, Smitha
    Subash, T. D.
    Chandran, Resma V. P.
    MATERIALS TODAY-PROCEEDINGS, 2020, 24 : 1955 - 1964
  • [48] Characterization of a novel radiation hardened by design (RHD14) bit-cell based on 20-nm FinFET technology using TCAD simulations
    Limachia, Mitesh J.
    Thakker, Rajesh
    Kothari, Nikhil
    MICROELECTRONICS RELIABILITY, 2023, 142
  • [49] Improved Read/Write Stability-Based Level Shift 5T Ternary SRAM Cell Design using Enhanced Gate Diffusion Input BWGCNTFET
    Kumar, Gopavaram Suneel
    Mamatha, Gannera
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2023, 32 (01)
  • [50] An Energy-Efficient Hybrid Tunnel FET based STT-MRAM Memory Cell Design at Low VDD
    Yamani, Sudha Vani
    Rani, N. Usha
    Vaddi, Ramesh
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2022, 109 (03) : 537 - 551