A 60 GHz receiver front-end in 65 nm CMOS

被引:3
作者
Tao, Sha [1 ]
Rodriguez, Saul [1 ]
Rusu, Ana [1 ]
Ismail, Mohammed [1 ]
机构
[1] Royal Inst Technol KTH, Sch ICT, RaMSiS Grp, Stockholm, Sweden
基金
瑞典研究理事会;
关键词
Receiver front-end; EM simulation; mm-wave transistor model; mm-wave inductor model; 60 GHz CMOS circuit design;
D O I
10.1007/s10470-010-9510-8
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In the past few years, the mm-wave silicon, especially 60 GHz CMOS design has experienced a transition from an obscure topic to a research hot spot. This paper presents the design of a 60 GHz receiver front-end using 65 nm CMOS technology. Initially, a heterodyne receiver front-end architecture is presented to exploit its possible compatibility with legacy systems. In order to implement the front-end, an EM simulation based methodology and the corresponding design flow are proposed. A transistor EM model, using existing compact models as core, is developed to account for the parasitic elements due to wiring stacks. A spiral inductor lumped model, based on S-parameter data from EM simulation is also derived. After the device modeling efforts, a single-stage LNA and a single-gate mixer are designed using 65 nm CMOS technology. They are characterized by EM co-simulation, and compared with the state-of-the-art. After integration, the simulated front-end achieves a conversion gain of 11.9 dB and an overall SSB noise figure of 8.2 dB, with an input return loss of -13.7 dB. It consumes 6.1 mW DC power, and its layout occupies a die area of 0.33 mm x 0.44 mm.
引用
收藏
页码:61 / 71
页数:11
相关论文
共 16 条
  • [1] [Anonymous], P 10 IEEE SCVT 2003
  • [2] Cohen E, 2008, IEEE RAD FREQ INTEGR, P51
  • [3] Millimeter-wave CMOS design
    Doan, CH
    Emami, S
    Niknejad, AM
    Brodersen, RW
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2005, 40 (01) : 144 - 155
  • [4] Ellinger F., 2008, RADIO FREQUENCY INTE
  • [5] Emami S, 2005, IEEE RAD FREQ INTEGR, P163
  • [6] EMAMI S, P 2004 IEEE RAD FREQ, P163
  • [7] HESE JV, 2008, STATE ART EM SOFTWAR
  • [8] HEYDARI B, 2007, IEEE ISSCC, P200
  • [9] *IBM MICR, 2008, ON CHIP IND THEIR FI
  • [10] Systematic Transistor and Inductor Modeling for Millimeter-Wave Design
    Liang, ChuanKang
    Razavi, Behzad
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2009, 44 (02) : 450 - 457