A 60 GHz receiver front-end in 65 nm CMOS

被引:3
|
作者
Tao, Sha [1 ]
Rodriguez, Saul [1 ]
Rusu, Ana [1 ]
Ismail, Mohammed [1 ]
机构
[1] Royal Inst Technol KTH, Sch ICT, RaMSiS Grp, Stockholm, Sweden
基金
瑞典研究理事会;
关键词
Receiver front-end; EM simulation; mm-wave transistor model; mm-wave inductor model; 60 GHz CMOS circuit design;
D O I
10.1007/s10470-010-9510-8
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In the past few years, the mm-wave silicon, especially 60 GHz CMOS design has experienced a transition from an obscure topic to a research hot spot. This paper presents the design of a 60 GHz receiver front-end using 65 nm CMOS technology. Initially, a heterodyne receiver front-end architecture is presented to exploit its possible compatibility with legacy systems. In order to implement the front-end, an EM simulation based methodology and the corresponding design flow are proposed. A transistor EM model, using existing compact models as core, is developed to account for the parasitic elements due to wiring stacks. A spiral inductor lumped model, based on S-parameter data from EM simulation is also derived. After the device modeling efforts, a single-stage LNA and a single-gate mixer are designed using 65 nm CMOS technology. They are characterized by EM co-simulation, and compared with the state-of-the-art. After integration, the simulated front-end achieves a conversion gain of 11.9 dB and an overall SSB noise figure of 8.2 dB, with an input return loss of -13.7 dB. It consumes 6.1 mW DC power, and its layout occupies a die area of 0.33 mm x 0.44 mm.
引用
收藏
页码:61 / 71
页数:11
相关论文
共 50 条
  • [1] A 60 GHz receiver front-end in 65 nm CMOS
    Sha Tao
    Saul Rodriguez
    Ana Rusu
    Mohammed Ismail
    Analog Integrated Circuits and Signal Processing, 2011, 67 : 61 - 71
  • [2] A 60-GHz CMOS receiver front-end
    Razavi, B
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2006, 41 (01) : 17 - 22
  • [3] Design of a 60-GHz receiver front-end with broadband matching techniques in 65-nm CMOS
    Chai, Yuan
    Li, Lianming
    Cui, Tiejun
    IEICE ELECTRONICS EXPRESS, 2018, 15 (24):
  • [4] A 60GHz Digitally Controlled RF-Beamforming Receiver Front-end in 65nm CMOS
    Yu, Yikun
    Baltus, Peter
    van Roermund, Arthur
    de Graauw, Anton
    van der Heijden, Edwin
    RFIC: 2009 IEEE RADIO FREQUENCY INTEGRATED CIRCUITS SYMPOSIUM, 2009, : 187 - +
  • [5] A 60-GHz CMOS receiver front-end with frequency synthesizer
    Mitomo, Toshiya
    Fujimoto, Ryuichi
    Ono, Naoko
    Tachibana, Ryoichi
    Hoshino, Hiroaki
    Yoshihara, Yoshiaki
    Tsutsumi, Yukako
    Seto, Ichiro
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2008, 43 (04) : 1030 - 1037
  • [6] A 65nm CMOS Current-Mode Receiver Front-End
    Rodriguez, S.
    Rusu, A.
    2011 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2011, : 530 - 533
  • [7] A 78 ∼ 102 GHz Front-End Receiver in 90 nm CMOS Technology
    Su, Hsuan-Yi
    Hu, Robert
    Wu, Chung-Yu
    IEEE MICROWAVE AND WIRELESS COMPONENTS LETTERS, 2011, 21 (09) : 489 - 491
  • [8] A 40 Gbps Optical Receiver Analog Front-End in 65 nm CMOS
    Chou, Shun-Tien
    Huang, Shih-Hao
    Hong, Zheng-Hao
    Chen, Wei-Zen
    2012 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 2012), 2012, : 1736 - 1739
  • [9] A 5GHz/60GHz Receiver Front-End IC in 90nm CMOS Technology
    Inagaki, R.
    Tanaka, T.
    Tsuru, M.
    Taniguchi, E.
    Fukumoto, H.
    Kameda, S.
    Suematsu, N.
    Taira, A.
    Takagi, T.
    Tsubouchi, K.
    2014 9TH EUROPEAN MICROWAVE INTEGRATED CIRCUIT CONFERENCE (EUMIC), 2014, : 21 - 24
  • [10] A Noise Cancelling 0.7-3.8 GHz Resistive Feedback Receiver Front-End in 65 nm CMOS
    Nejdel, Anders
    Tormanen, Markus
    Sjoland, Henrik
    2014 IEEE RADIO FREQUENCY INTEGRATED CIRCUITS SYMPOSIUM, 2014, : 35 - 38