Low-power dual-port asynchronous CMOS SRAM design techniques

被引:0
|
作者
Soon-Hwei, Tan [1 ]
Poh-Yee, Loh [1 ]
Sulaiman, Mohd-Shahiman [1 ]
Yusoff, Zubaida [1 ]
机构
[1] Multimedia Univ, Cyberjaya, Malaysia
来源
INFORMACIJE MIDEM-JOURNAL OF MICROELECTRONICS ELECTRONIC COMPONENTS AND MATERIALS | 2007年 / 37卷 / 02期
关键词
SRAM; low-power; CMOS; dual-port; asynchronous; non-volatile;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper describes the review and short tutorial on design techniques for low-power SRAM, focusing on the design of a 1-Mb CMOS SRAM on CMOS 0.25-mu m process. The building blocks of the SRAM are individually discussed and various techniques are described, with the most appropriate one chosen for the block. SRAM power saving techniques are also described and implemented in the 1-Mb memory. The designed SRAM is simulated across different Process, Voltage, and Temperature (PVT) corners under the presence of parasitics. The performance of the 1-Mb SRAM is then compared with that of the previously published work. It is found that a minimum read access time of 4.26ns is achieved. The SRAM can operate at maximum frequency of 220MHz in dual-port mode and dissipates minimum active power of 31 mW and is able to retain data at 0.1 V supply voltage and consumes a standby power of 80nW. The SRAM occupies an area of 115mm(2).
引用
收藏
页码:87 / 93
页数:7
相关论文
共 50 条
  • [1] Low-power, high-speed sram design: A review
    Soon-Hwei, Tan
    Poh-Yee, Loh
    Sulaiman, Mohd-Shahiman
    Yusoff, Zubaida
    INFORMACIJE MIDEM-JOURNAL OF MICROELECTRONICS ELECTRONIC COMPONENTS AND MATERIALS, 2007, 37 (01): : 5 - 11
  • [2] A current-sensed high-speed and low-power first-in-first-out memory using a wordline/bitline-swapped dual-port SRAM cell
    Shibata, N
    Watanabe, M
    Tanabe, Y
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2002, 37 (06) : 735 - 750
  • [3] CMOS latch bit-cell array for low-power SRAM design
    Chung, Yeonbae
    Cheng, Weijie
    IEICE ELECTRONICS EXPRESS, 2010, 7 (15): : 1145 - 1151
  • [4] An SRAM design using dual threshold voltage transistors and low-power quenchers
    Wang, CC
    Lee, PM
    Chen, KL
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2003, 38 (10) : 1712 - 1720
  • [5] 28-nm FD-SOI Dual-Port SRAM with MSB-Based Inversion Logic for Low-Power Deep Learning
    Mori, Haruki
    Izumi, Shintaro
    Kawaguchi, Hiroshi
    Yoshimoto, Masahiko
    2018 25TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS (ICECS), 2018, : 161 - 164
  • [6] A 45 nm 10T Dual-Port SRAM with Shared Bit-Line Scheme for Low Power Operation
    Wang, Dao-Ping
    Hwang, Wei
    JOURNAL OF LOW POWER ELECTRONICS, 2012, 8 (04) : 472 - 484
  • [7] Comprehensive Study of Low-power SRAM Design Topologies
    Srivastav, Anandita
    Tripathi, Shailendra Kumar
    Tiwari, Usha
    Mandal, Sushanta Kumar
    RECENT ADVANCES IN ELECTRICAL & ELECTRONIC ENGINEERING, 2024, 17 (09) : 849 - 858
  • [8] Performance Tradeoffs in the Design of Low-Power SRAM Arrays for Implantable Devices
    Koppa, Santosh
    John, Eugene
    JOURNAL OF LOW POWER ELECTRONICS, 2018, 14 (01) : 18 - 27
  • [9] Area-Efficient CFET Dual-port SRAM with Backside Interconnect
    Abdi, D.
    Brunion, M.
    Garcia-Redondo, F.
    Weckx, P.
    Boemmels, J.
    Verschueren, L.
    Farokhnejad, A.
    Garcia-Bardon, M.
    Hellings, G.
    Ryckaert, J.
    2024 50TH IEEE EUROPEAN SOLID-STATE ELECTRONICS RESEARCH CONFERENCE, ESSERC 2024, 2024, : 21 - 24
  • [10] Low-power circuit design techniques for multimedia CMOS VLSIs
    Kuroda, T
    Sakurai, T
    ELECTRONICS AND COMMUNICATIONS IN JAPAN PART III-FUNDAMENTAL ELECTRONIC SCIENCE, 1998, 81 (09): : 67 - 74