Improving high-level and gate-level testing with FATE: A functional automatic test pattern generator traversing unstabilised extended FSM

被引:4
作者
Di Guglielmo, G. [1 ]
Fummi, F. [1 ]
Marconcini, C. [1 ]
Pravadelli, G. [1 ]
机构
[1] Univ Verona, Dipartimento Informat, I-37134 Verona, Italy
关键词
Electronic equipment testing;
D O I
10.1049/iet-cdt:20060139
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A functional automatic test pattern generator (ATPG) that explores the design under test (DUT) state space by exploiting an easy-to-traverse extended finite state machine (FSM) model has been described. The ATPG engine relies on learning, backjumping and constraint logic programming to deterministically generate test vectors for traversing all transitions of the extended FSM. Testing of hard-to-detect faults is thus improved. The generated test sequences are very effective in detecting both high-level faults and gate-level stuck-at faults. Thus, the reuse of test sequences generated by the proposed ATPG allows also to improve the stuck-at fault coverage and to reduce the execution time of commercial gate-level ATPGs.
引用
收藏
页码:187 / 196
页数:10
相关论文
共 26 条
  • [21] PADMANABHUNI S, 1999, P IEEE CCECE, P1710
  • [22] Conflict driven techniques for improving deterministic test pattern generation
    Wang, C
    Reddy, SM
    Pomeranz, I
    Lin, XJ
    Rajski, J
    [J]. IEEE/ACM INTERNATIONAL CONFERENCE ON CAD-02, DIGEST OF TECHNICAL PAPERS, 2002, : 87 - 93
  • [23] Wu QW, 2004, IEEE VLSI TEST SYMP, P389
  • [24] Xin F, 2005, ETS 2005:10th IEEE European Test Symposium, Proceedings, P156
  • [25] Zhang L, 2003, INT TEST CONF P, P290, DOI 10.1109/TEST.2003.1270851
  • [26] IEEE ITC 1999