Variability and Soft-error Resilience in Dependable VLSI Platform

被引:0
|
作者
Mitsuyama, Yukio [1 ]
Onodera, Hidetoshi [2 ]
机构
[1] Kochi Univ Technol, Dept Elect Engn, Kami, Japan
[2] Kyoto Univ, Dept Commun & Comp Engn, Kyoto, Japan
关键词
dependable; robust; variability; monitoring; compensation; reconfigurable architecture; soft error; radiation test; RECONFIGURABLE ARCHITECTURE; FLIP-FLOP; DESIGN;
D O I
10.1109/ATS.2014.20
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Extreme scaling imposes enormous challenges, such as variability increase and soft-error vulnerability, on the resilience of VLSI circuits and systems. For coping with those threats, we have been developing a VLSI platform that can realize a dependable circuit with required level of reliability. In the platform, circuit-level resilience to variability is achieved by on-chip performance monitoring and variability compensation by localized body biasing. Architecture-level resilience to soft-errors is accommodated by a mixed-grained reconfigurable array in which functionality as well as reliability can be configured. Those properties have been experimentally verified by proof-of-concept chips in 65nm process. Overview of the variability and soft-error resilience of the platform will be explained, followed by experimental demonstrations.
引用
收藏
页码:45 / 50
页数:6
相关论文
共 50 条
  • [1] Modeling Soft-Error Reliability Under Variability
    Balakrishnan, Aneesh
    Medeiros, Guilherme Cardoso
    Gursoy, Cemil Cem
    Hamdioui, Said
    Jenihhin, Maksim
    Alexandrescu, Dan
    34TH IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI AND NANOTECHNOLOGY SYSTEMS (DFT 2021), 2021,
  • [2] Soft-error tolerance of an optically reconfigurable gate array VLSI
    Fujimori, Takumi
    Watanabe, Minoru
    2018 26TH INTERNATIONAL CONFERENCE ON SYSTEMS ENGINEERING (ICSENG 2018), 2018,
  • [3] Improving Testability and Soft-Error Resilience through Retiming
    Krishnaswamy, Smita
    Markov, Igor L.
    Hayes, John P.
    DAC: 2009 46TH ACM/IEEE DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2009, : 508 - +
  • [4] Robust system design with built-in soft-error resilience
    Mitra, S
    Seifert, N
    Zhang, M
    Shi, Q
    Kim, KS
    COMPUTER, 2005, 38 (02) : 43 - +
  • [5] Soft-error resilience of the IBM POWER6 processor
    Sanda, Pia N.
    Kellington, Jeffrey W.
    Kudva, Prabhakar
    Kalla, Ronald
    McBeth, Ryan B.
    Ackaret, Jerry
    Lockwood, Ryan
    Schumann, John
    Jones, Christopher R.
    IBM JOURNAL OF RESEARCH AND DEVELOPMENT, 2008, 52 (03) : 275 - 284
  • [6] Design and Analysis of Soft-Error Resilience Mechanisms for GPU Register File
    Mittal, Sparsh
    Wang, Haonan
    Jog, Adwait
    Vetter, Jeffrey S.
    2017 30TH INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2017 16TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (VLSID 2017), 2017, : 409 - 414
  • [7] SOFT-ERROR FILTERING - A SOLUTION TO THE RELIABILITY PROBLEM OF FUTURE VLSI DIGITAL CIRCUITS
    SAVARIA, Y
    RUMIN, NC
    HAYES, JF
    AGARWAL, VK
    PROCEEDINGS OF THE IEEE, 1986, 74 (05) : 669 - 683
  • [8] Cross-Layer Soft-Error Resilience Analysis of Computing Systems
    Bosio, Alberto
    Canal, Ramon
    Di Carlo, Stefano
    Gizopoulos, Dimitris
    Savino, Alessandro
    2020 50TH ANNUAL IEEE-IFIP INTERNATIONAL CONFERENCE ON DEPENDABLE SYSTEMS AND NETWORKS-SUPPLEMENTAL VOLUME (DSN-S), 2020, : 79 - 79
  • [9] Dependable VLSI Program in Japan - Program overview and the current status of dependable VLSI platform project
    Onodera, Hidetoshi
    2011 20TH ASIAN TEST SYMPOSIUM (ATS), 2011, : 492 - 495
  • [10] A NEW SOFT-ERROR PHENOMENON IN ULSI SRAMS - INVERTED DEPENDENCE OF SOFT-ERROR RATE ON CYCLE TIME
    MURAKAMI, S
    WADA, T
    EINO, M
    UKITA, M
    NISHIMURA, Y
    SUZUKI, K
    ANAMI, K
    IEICE TRANSACTIONS ON COMMUNICATIONS ELECTRONICS INFORMATION AND SYSTEMS, 1991, 74 (04): : 853 - 858