Efficient architecture of adaptive rood pattern search technique for fast motion estimation

被引:14
作者
Biswas, Baishik [1 ]
Mukherjee, Rohan [1 ]
Chakrabarti, Indrajit [1 ]
机构
[1] Indian Inst Technol, Dept Elect & Elect Commun Engn, Kharagpur 721302, W Bengal, India
关键词
Motion estimation; Adaptive Rood Pattern Search (ARPS) algorithm; VLSI architecture; Memory addressing; VLSI ARCHITECTURE; ESTIMATION ALGORITHM;
D O I
10.1016/j.micpro.2015.02.004
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents efficient VLSI architecture for fast Motion Estimation (ME) using Adaptive Rood Pattern Search (ARPS) technique. The proposed architecture uses a single processing element (PE) and simplified memory addressing to reduce the hardware complexity. The addressing logic, which is presently applied to 352 x 288 CIF frames, can be easily extended to frames of higher resolutions. The proposed architecture uses optimum area while satisfying speed requirements for real-time video processing. Implemented in Verilog HDL and mapped to Virtex 6 (XC6VLX75T-3) FPGA, the architecture uses only 165 slice registers and 273 slice LUTs. The architecture can process 240 frames per second while operating at a maximum frequency of 320 MHz. (C) 2015 Elsevier B.V. All rights reserved.
引用
收藏
页码:200 / 209
页数:10
相关论文
共 26 条
[1]   Computation and power reduction techniques for H.264 intra prediction [J].
Adibelli, Yusuf ;
Parlak, Mustafa ;
Hamzaoglu, Ilker .
MICROPROCESSORS AND MICROSYSTEMS, 2012, 36 (03) :205-214
[3]   Integer-pixel motion estimation H.264/AVC accelerator architecture with optimal memory management [J].
Campos, Armando Mora ;
Merelo, Francisco J. Ballester ;
Peiro, Marcos A. Martinez ;
Esteve, Jose A. Canals .
MICROPROCESSORS AND MICROSYSTEMS, 2008, 32 (02) :68-78
[4]   A high-performance reconfigurable VLSI architecture for VBSME in H.264 [J].
Cao Wei ;
Hou Hui ;
Tong Jiarong ;
Lai Jinmei ;
Min Hao .
IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 2008, 54 (03) :1338-1345
[5]  
Chao WM, 2002, 2002 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL II, PROCEEDINGS, P492
[6]  
Chao-Feng Tseng, 2012, 2012 IEEE 1st Global Conference on Consumer Electronics (GCCE 2012), P628, DOI 10.1109/GCCE.2012.6379545
[7]   Power Efficient Motion Estimation Algorithm and Architecture Based on Pixel Truncation [J].
Chatterjee, Sumit K. ;
Chakrabarti, Indrajit .
IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 2011, 57 (04) :1782-1790
[8]  
Ding Y., 2009, INT C INFORM ENG COM, P1
[9]  
El-Ashry R, 2011, CAN CON EL COMP EN, P640, DOI 10.1109/CCECE.2011.6030530
[10]  
He Z., 1995, P 38 MIDW S CIRC SYS, V2, P1228