Reliability of Barrier Engineered Charge Trapping Devices for Sub-30nm NAND Flash

被引:0
|
作者
Liu, Rich [1 ]
Lue, Hang-Ting [1 ]
Chen, K. C. [1 ]
Lu, Chih-Yuan [1 ]
机构
[1] Macronix Int Co Ltd, Hsinchu 300, Taiwan
来源
2009 IEEE INTERNATIONAL ELECTRON DEVICES MEETING | 2009年
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Reliability of charge trapping (CT) devices has been examined in detail, and the path to sub-30nm NAND flash is investigated. All CT devices are vulnerable to edge effects (non-uniform injection and non-uniform Vt along the device width). This degrades both the endurance and the ISPP programming efficiency, but the effect can be minimized by careful engineering. Metal gate and high-K dielectric can improve the erase characteristics, but the high electric field for electron de-trapping degrades reliability. Barrier engineering improves reliability by allowing hole erasing instead of high-field detrapping. In extreme scaling to < 20nm nodes, few-electron statistical fluctuation issues and random telegraph noise (RTN) are concerns but CT devices are still quite robust. TFT CT devices are also well suited for 3D scaling.
引用
收藏
页码:697 / 700
页数:4
相关论文
共 50 条
  • [1] A Study of Stored Charge Interference and Fringing Field Effects in Sub-30nm Charge-Trapping NAND Flash
    Hsiao, Yi-Hsuan
    Lue, Hang-Ting
    Hsieh, Kuang-Yeu
    Liu, Rich
    Lu, Chih-Yuan
    2009 IEEE INTERNATIONAL MEMORY WORKSHOP, 2009, : 34 - 35
  • [2] Study of pass-gate voltage (VPASS) interference in sub-30nm charge-trapping (CT) NAND flash devices
    Hsiao Y.-H.
    Lue H.-T.
    Chang K.-P.
    Hsieh C.-C.
    Hsu T.-H.
    Hsieh K.-Y.
    Lu C.-Y.
    2011 3rd IEEE International Memory Workshop, IMW 2011, 2011,
  • [3] Modeling of Barrier-Engineered Charge-Trapping NAND Flash Devices
    Lue, Hang-Ting
    Lai, Sheng-Chih
    Hsu, Tzu-Hsuan
    Du, Pei-Ying
    Wang, Szu-Yu
    Hsieh, Kuang-Yeu
    Liu, Rich
    Lu, Chih-Yuan
    IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2010, 10 (02) : 222 - 232
  • [4] Study of Sub-30nm Thin Film Transistor (TFT) Charge-Trapping (CT) Devices for 3D NAND Flash Application
    Hsu, Tzu-Hsuan
    Lue, Hang-Ting
    Hsieh, Chih-Chang
    Lai, Erh-Kun
    Lu, Chi-Pin
    Hong, Shih-Ping
    Wu, Ming-Tsung
    Hsu, F. H.
    Lien, N. Z.
    Hsieh, Jung-Yu
    Yang, Ling-Wu
    Yang, Tahone
    Chen, Kuang-Chao
    Hsieh, Kuang-Yeu
    Liu, Rich
    Lu, Chih-Yuan
    2009 IEEE INTERNATIONAL ELECTRON DEVICES MEETING, 2009, : 583 - +
  • [5] Understanding Barrier Engineered Charge-Trapping NAND Flash Devices With and Without High-K Dielectric
    Lue, Hang-Ting
    Lai, Sheng-Chih
    Hsu, Tzu-Hsuan
    Du, Pei-Ying
    Wang, Szu-Yu
    Hsieh, Kuang-Yeu
    Liu, Rich
    Lu, Chih-Yuan
    2009 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM, VOLS 1 AND 2, 2009, : 874 - 882
  • [6] Metal Control Gate for Sub-30nm Floating Gate NAND Memory
    Chan, N.
    Beug, M. F.
    Knoefler, R.
    Mueller, T.
    Melde, T.
    Ackermann, M.
    Riedel, S.
    Specht, M.
    Ludwig, C.
    Tilke, A. T.
    2008 9TH ANNUAL NON-VOLATILE MEMORY TECHNOLOGY SYMPOSIUM, PROCEEDINGS, 2008, : 82 - 85
  • [7] A Study of an Acid Induced Defect on Chemically Amplified Photoresist Applied to Sub-30nm NAND Flash Memory
    Lim, Yong-Hyun
    Eom, Jae-Doo
    Jung, Woo-Yung
    Jang, Min-Sik
    Lee, Byung-Seok
    Kim, Jin-Woong
    ADVANCES IN RESIST MATERIALS AND PROCESSING TECHNOLOGY XXVIII, 2011, 7972
  • [8] Band Engineered Charge Trap NAND Flash with sub-40nm Process Technologies
    Choi, Siyoung
    Baik, Seung Jae
    Moon, Joo-Tae
    IEEE INTERNATIONAL ELECTRON DEVICES MEETING 2008, TECHNICAL DIGEST, 2008, : 925 - 928
  • [9] A Critical Review of Charge-Trapping NAND Flash Devices
    Lue, Hang-Ting
    Lai, Sheng-Chih
    Hsu, Tzu-Hsuan
    Hsiao, Yi-Hsuan
    Du, Pei-Ying
    Wang, Szu-Yu
    Hsieh, Kuang-Yeu
    Liu, Rich
    Lu, Chih-Yuan
    2008 9TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED-CIRCUIT TECHNOLOGY, VOLS 1-4, 2008, : 807 - 810
  • [10] Optimal Cell Design for Enhancing Reliability Characteristics for sub 30 nm NAND Flash Memory
    Cho, Eun Suk
    Kim, Hyun Jung
    Kim, Byoung Taek
    Song, Jai Hyuk
    Song, Du Heon
    Choi, Jeong-Hyuk
    Suh, Kang-Deog
    Chung, Chilhee
    2010 INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM, 2010, : 611 - 614