A Strategy for Interconnect Testing in Stacked Mesh Network-on-Chip

被引:0
|
作者
Chan, Min-Ju [1 ]
Hsu, Chun-Lung [1 ]
机构
[1] Natl Dong Hwa Univ, Dept Elect Engn, 1,Sec 2, Da Hsueh Rd, Hualien 974, Taiwan
来源
2010 IEEE 25TH INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI SYSTEMS (DFT 2010) | 2010年
关键词
built-in self-test (BIST); interconnect testing; network-on-chip (NoC);
D O I
10.1109/DFT.2010.21
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
3D IC process has be a tendency in recent years. But the progress of IC process technologies recently has the related problems. In the 3D NoC architecture, the 3D IC process makes the placement and routing to become more complex. Then, the faults increase because of the more complex architecture. Therefore, we have to study a methodology to solve the problem. At present, the testing approach for NoC interconnect fault is based on the 2D architecture. The 3D simulated tool is not perfect. Therefore, we have to study a feasible method to test 3D architecture. In this paper, we consider how will apply a mature interconnect test approach for the 2D NoC architecture to test the 3D NoC architecture. Then, we are able to achieve the objective for increasing the yield of product through the replacement of defective chips.
引用
收藏
页码:122 / 128
页数:7
相关论文
共 50 条
  • [21] An Analysis of Reducing Communication Delay in Network-on-Chip Interconnect Architecture
    Furhad, Hasan
    Haque, Mohammad A.
    Kim, Cheol-Hong
    Kim, Jong-Myon
    WIRELESS PERSONAL COMMUNICATIONS, 2013, 73 (04) : 1403 - 1419
  • [22] A Hybrid Vertical Interconnect for Three-Dimensional Network-on-Chip
    Sun, Huafeng
    Gu, Huaxi
    Yang, Yintang
    Ding, Hui
    Wang, Kang
    2013 3RD INTERNATIONAL CONFERENCE ON COMPUTER SCIENCE AND NETWORK TECHNOLOGY (ICCSNT), 2013, : 821 - 824
  • [23] Multiband RF-Interconnect for Reconfigurable Network-on-Chip Communications
    Cong, Jason
    Chang, Mau-Chung Frank
    Reinman, Glenn
    Tam, Sai-Wang
    11TH INTERNATIONAL WORKSHOP ON SYSTEM-LEVEL INTERCONNECT PREDICTION (SLIP 09), 2009, : 107 - 108
  • [24] An extended diagonal mesh topology for network-on-chip architectures
    Furhad, Md. Hasan
    Kim, Jong-Myon
    International Journal of Multimedia and Ubiquitous Engineering, 2015, 10 (10): : 197 - 210
  • [25] Mesh-tree architecture for network-on-chip design
    Jeang, Yuan-Long
    Wey, Tzuu-Shaang
    Wang, Hung-Yu
    Hung, Chung-Wei
    Second International Conference on Innovative Computing, Information and Control, ICICIC 2007, 2007,
  • [26] Mesh-connected rings topology for network-on-chip
    LIU You-yao
    GAO Meng
    The Journal of China Universities of Posts and Telecommunications, 2013, (05) : 30 - 36
  • [27] Parametric Hierarchical Mesh Interconnected Structure for Network-on-Chip
    Zhou, Yuhan
    Jian, Gang
    Han, Guodong
    PROCEEDINGS OF 2015 6TH IEEE INTERNATIONAL CONFERENCE ON SOFTWARE ENGINEERING AND SERVICE SCIENCE, 2015, : 193 - 197
  • [28] A Mesh-Connected Rings Topology for Network-on-Chip
    Liu Youyao
    Han Jungang
    2012 13TH INTERNATIONAL CONFERENCE ON PARALLEL AND DISTRIBUTED COMPUTING, APPLICATIONS, AND TECHNOLOGIES (PDCAT 2012), 2012, : 719 - 724
  • [29] Mesh-connected rings topology for network-on-chip
    LIU You-yao
    GAO Meng
    TheJournalofChinaUniversitiesofPostsandTelecommunications, 2013, 20 (05) : 30 - 36
  • [30] Design of Mesh & Torus Topologies for Network-on-Chip Application
    Bhople, Sonal S.
    Gaikwad, M. A.
    INTERNATIONAL JOURNAL OF COMPUTER SCIENCE AND NETWORK SECURITY, 2014, 14 (07): : 111 - 115