On-Chip Checkpointing with 3D-Stacked Memories

被引:0
|
作者
Sato, Masayuki [1 ]
Egawa, Ryusuke [1 ]
Takizawa, Hiroyuki [2 ]
Kobayashi, Hiroaki [1 ]
机构
[1] Tohoku Univ, Cybersci Ctr, Sendai, Miyagi 9808578, Japan
[2] Tohoku Univ, Grad Sch Informat Sci, Sendai, Miyagi 9808578, Japan
关键词
SOFT ERRORS; LEVEL; SYSTEMS;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Since deep-submicron process technologies induce soft errors, advanced computing systems face a low dependability problem. Checkpointing, which copies data required for continuing the program execution as a backup, is expected as a promising approach to keeping a high dependability. However, checkpointing causes additional memory accesses, which cause performance and energy overheads. To reduce these overheads, this paper focuses on 3D-stacking technologies. Since the technologies realize large on-chip memories with a short latency and a high bandwidth, the overheads of checkpointing are expected to decrease. In order to examine the reduction of the overheads, this paper supposes a future 3D-stacked processor-memory module, and proposes an on-chip checkpointing mechanism. The evaluation results indicate that the on-chip checkpointing with 3D-stacked memories can reduce the execution time by 15% and energy consumption by 26% on average, compared with the checkpointing mechanism with off-chip memories.
引用
收藏
页数:6
相关论文
共 50 条
  • [31] Yield Enhancement for 3D-Stacked ICs: Recent Advances and Challenges
    Xu, Qiang
    Jiang, Li
    Li, Huiyun
    Eklow, Bill
    2012 17TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2012, : 731 - 737
  • [32] 3D-stacked retinal prosthesis chip with binary image capture and edge detection functions for human visual restoration
    Liang, Yaogan
    Du, Bang
    Nakamura, Kohei
    Wang, Shengwei
    Inoue, Bunta
    Aruga, Yuta
    Kino, Hisashi
    Fukushima, Takafumi
    Kiyoyama, Koji
    Tanaka, Tetsu
    IEICE ELECTRONICS EXPRESS, 2022, 19 (23):
  • [33] Customized on-chip memories for embedded chip multiprocessors
    Ozturk, O.
    Kandemir, M.
    Chen, G.
    Irwin, M. J.
    Karakoy, M.
    ASP-DAC 2005: PROCEEDINGS OF THE ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2005, : 743 - 748
  • [34] A 50% power reduction in inductive-coupling transceiver for 3D-stacked inter-chip data link
    Zhang, Li
    Li, Tie
    Wang, Baocun
    Zou, Xuecheng
    7TH IEEE INTERNATIONAL NANOELECTRONICS CONFERENCE (INEC) 2016, 2016,
  • [35] Interaction of NoC design and Coherence Protocol in 3D-stacked CMPs
    Abad, Pablo
    Prieto, Pablo
    Menezo, Lucia G.
    Colaso, Adrian
    Puente, Valentin
    Angel Gregorio, Jose
    16TH EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN (DSD 2013), 2013, : 48 - 55
  • [36] 3D-Stacked CMOS Sparks Imaging’s Innovation Era
    Romay-Juárez, Rafael
    Photonics Spectra, 2024, 58 (04) : 48 - 53
  • [37] 3D-Stacked CMOS SPAD Image Sensors: Technology and Applications
    Charbon, Edoardo
    Bruschini, Claudio
    Lee, Myung-Jae
    2018 25TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS (ICECS), 2018, : 1 - 4
  • [38] Checkpointing and error recovery in a uniprocessor system with on-chip cache
    Ahmed, RE
    CANADIAN CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING 2001, VOLS I AND II, CONFERENCE PROCEEDINGS, 2001, : 417 - 422
  • [39] 3D-Stacked memory architectures for multi-core processors
    Loh, Gabriel H.
    ISCA 2008 PROCEEDINGS: 35TH INTERNATIONAL SYMPOSIUM ON COMPUTER ARCHITECTURE, 2008, : 453 - 464
  • [40] Thermal characteristics analysis and optimization of 3D-Stacked Memory Packaging
    Cao, Fengzhe
    Yang, Wen
    Yun, Minghui
    Yang, Daoguo
    2022 19TH CHINA INTERNATIONAL FORUM ON SOLID STATE LIGHTING & 2022 8TH INTERNATIONAL FORUM ON WIDE BANDGAP SEMICONDUCTORS, SSLCHINA: IFWS, 2022, : 121 - 124