On-Chip Checkpointing with 3D-Stacked Memories

被引:0
|
作者
Sato, Masayuki [1 ]
Egawa, Ryusuke [1 ]
Takizawa, Hiroyuki [2 ]
Kobayashi, Hiroaki [1 ]
机构
[1] Tohoku Univ, Cybersci Ctr, Sendai, Miyagi 9808578, Japan
[2] Tohoku Univ, Grad Sch Informat Sci, Sendai, Miyagi 9808578, Japan
关键词
SOFT ERRORS; LEVEL; SYSTEMS;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Since deep-submicron process technologies induce soft errors, advanced computing systems face a low dependability problem. Checkpointing, which copies data required for continuing the program execution as a backup, is expected as a promising approach to keeping a high dependability. However, checkpointing causes additional memory accesses, which cause performance and energy overheads. To reduce these overheads, this paper focuses on 3D-stacking technologies. Since the technologies realize large on-chip memories with a short latency and a high bandwidth, the overheads of checkpointing are expected to decrease. In order to examine the reduction of the overheads, this paper supposes a future 3D-stacked processor-memory module, and proposes an on-chip checkpointing mechanism. The evaluation results indicate that the on-chip checkpointing with 3D-stacked memories can reduce the execution time by 15% and energy consumption by 26% on average, compared with the checkpointing mechanism with off-chip memories.
引用
收藏
页数:6
相关论文
共 50 条
  • [21] Research on Thermal Analysis Method of 3D-stacked MRAM
    Yong R.-X.
    Jiang Y.-F.
    Tien Tzu Hsueh Pao/Acta Electronica Sinica, 2023, 51 (10): : 2775 - 2782
  • [22] A 1.2 Gbps non-contact 3D-stacked inter-chip data communications technology
    Mizoguchi, D
    Miura, N
    Sakurai, T
    Kuroda, T
    IEICE TRANSACTIONS ON ELECTRONICS, 2006, E89C (03): : 320 - 326
  • [23] Data Reorganization in Memory Using 3D-stacked DRAM
    Akin, Berkin
    Franchetti, Franz
    Hoe, James C.
    2015 ACM/IEEE 42ND ANNUAL INTERNATIONAL SYMPOSIUM ON COMPUTER ARCHITECTURE (ISCA), 2015, : 131 - 143
  • [24] Test and Debug Solutions for 3D-Stacked Integrated Circuits
    Deutsch, Sergej
    Chakraharty, Krishnendu
    2015 IEEE INTERNATIONAL TEST CONFERENCE (ITC), 2015,
  • [25] The Failure Analysis Of 3D-Stacked Die Packaging Flash
    Fang, Jianming
    Guan, Xinbin
    Li, Enliang
    2024 25TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY, ICEPT, 2024,
  • [26] IMEC demonstrates feasibility of 3D-stacked IC integration
    不详
    ELECTRONICS WORLD, 2007, 113 (1855): : 4 - 4
  • [27] Performance and Area Trade-Off of 3D-Stacked DRAM Based Chip Multiprocessor with Hybrid Interconnect
    Pandey, Rakesh
    Sahu, Aryabartta
    IEEE TRANSACTIONS ON EMERGING TOPICS IN COMPUTING, 2021, 9 (04) : 1945 - 1959
  • [28] 3D-Stacked Multistage Inertial Microfluidic Chip for High-Throughput Enrichment of Circulating Tumor Cells
    Xu, X.
    Huang, X.
    Sun, J.
    Chen, J.
    Wu, G.
    Yao, Y.
    Zhou, N.
    Wang, S.
    Sun, L.
    CYBORG AND BIONIC SYSTEMS, 2022, 2022
  • [29] 3D-Stacked Vertical Channel Nonvolatile Polymer Memory
    Hwang, Sun Kak
    Cho, Suk Man
    Kim, Kang Lib
    Park, Cheolmin
    ADVANCED ELECTRONIC MATERIALS, 2015, 1 (1-2):
  • [30] Packet Processing Architecture with Off-Chip Last Level Cache Using Interleaved 3D-Stacked DRAM
    Korikawa, Tomohiro
    Kawabata, Akio
    He, Fujun
    Oki, Eiji
    IEICE TRANSACTIONS ON COMMUNICATIONS, 2021, E104B (02) : 149 - 157