An all-digital CMOS duty cycle correction circuit with a duty-cycle correction range of 15-to-85% for multi-phase applications

被引:9
作者
Nam, JJ [1 ]
Park, HJ [1 ]
机构
[1] Pohang Univ Sci & Technol, High Speed CMOS IC Lab, Dept Elect Engn, Pohang, South Korea
关键词
duty cycle correction; all-digital; multi-phase clock; PLL/DLL;
D O I
10.1093/ietele/e88-c.4.773
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
An all-digital CMOS duty cycle correction (DCC) circuit with a fixed rising edge was proposed to achieve the wide correction ranges of input duty cycle and PVT variations, the low standby power and the fast recovery from the standby mode for use in multi-phase clock systems. SPICE simulations showed that this DCC adjusts the output duty cycle to 50 +/- 0.7% for the wide range of input duty cycle from 15% to 85% at the input frequency of 1 GHz, within the commercial range of PVT corners. The all-digital implementation and the use of a toggle flip flop at the input stage enabled the wide correction ranges of PVT variations and input duty cycle, respectively.
引用
收藏
页码:773 / 777
页数:5
相关论文
共 5 条
[1]  
Cho SI, 2003, IEICE T ELECTRON, VE86C, P2508
[2]   CMOS digital duty cycle correction circuit for multi-phase clock [J].
Jang, YC ;
Bae, SJ ;
Park, HJ .
ELECTRONICS LETTERS, 2003, 39 (19) :1383-1384
[3]   A dual-loop delay-locked loop using multiple voltage-controlled delay lines [J].
Jung, YJ ;
Lee, SW ;
Shim, D ;
Kim, W ;
Kim, C ;
Cho, SI .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2001, 36 (05) :784-791
[4]   Clock duty cycle adjuster circuit for switched capacitor circuits [J].
Karthikeyan, S .
ELECTRONICS LETTERS, 2002, 38 (18) :1008-1009
[5]   A 2.5-V CMOS DELAY-LOCKED LOOP FOR AN 18-MBIT, 500-MEGABYTE/S DRAM [J].
LEE, TH ;
DONNELLY, KS ;
HO, JTC ;
ZERBE, J ;
JOHNSON, MG ;
ISHIKAWA, T .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1994, 29 (12) :1491-1496