An all-digital CMOS duty cycle correction circuit with a duty-cycle correction range of 15-to-85% for multi-phase applications
被引:9
作者:
Nam, JJ
论文数: 0引用数: 0
h-index: 0
机构:
Pohang Univ Sci & Technol, High Speed CMOS IC Lab, Dept Elect Engn, Pohang, South KoreaPohang Univ Sci & Technol, High Speed CMOS IC Lab, Dept Elect Engn, Pohang, South Korea
Nam, JJ
[1
]
论文数: 引用数:
h-index:
机构:
Park, HJ
[1
]
机构:
[1] Pohang Univ Sci & Technol, High Speed CMOS IC Lab, Dept Elect Engn, Pohang, South Korea
An all-digital CMOS duty cycle correction (DCC) circuit with a fixed rising edge was proposed to achieve the wide correction ranges of input duty cycle and PVT variations, the low standby power and the fast recovery from the standby mode for use in multi-phase clock systems. SPICE simulations showed that this DCC adjusts the output duty cycle to 50 +/- 0.7% for the wide range of input duty cycle from 15% to 85% at the input frequency of 1 GHz, within the commercial range of PVT corners. The all-digital implementation and the use of a toggle flip flop at the input stage enabled the wide correction ranges of PVT variations and input duty cycle, respectively.