Reconfigurable arithmetic logic unit designed with threshold logic gates

被引:4
作者
Medina-Santiago, A. [1 ]
Alfredo Reyes-Barranca, Mario [2 ]
Algredo-Badillo, Ignacio [1 ]
Martinez Cruz, Alfonso [1 ]
Ramirez Gutierrez, Kelsey Alejandra [1 ]
Eleazar Cortes-Barron, Adrian [2 ]
机构
[1] Natl Inst Astrophys Opt & Elect, CONACYT, Comp Sci Dept, Luis Enrique Erro 1, Puebla 72840, Mexico
[2] IPN, CINVESTAV, Elect Engn Dept, Ave IPN 2508, Mexico City 07360, DF, Mexico
关键词
CIRCUIT;
D O I
10.1049/iet-cds.2018.0046
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In recent years, there is a trend towards the development of reconfigurable circuits where devices using them offer flexibility and performance. Different technologies are explored, such as threshold logic gates (TLGs), which are one of the most promising future technologies, and researchers are examining and improving different characteristics such as density, performance and power dissipation. This research presents a 4-bit arithmetic logic unit (ALU), which was designed using TLGs through reconfigurable logic blocks with a universal circuit configured with three stages based on a floating-gate metal oxide semiconductor transistor with more than one control gate, which was named neu-complementary metal oxide semiconductor (nu-CMOS). The main contribution is that this device is configured as a nu-CMOS inverter and has the ability to program the threshold voltage of its transfer curve by applying an external voltage to the additional control gates. The number of input bits and the magnitude of the weighted input capacitances related to control gates of the nu-CMOS inverters is obtained and analyzed by using the graphical method (floating-gate potential diagram). Finally, the proposed 4-bit ALU shows similar results as those measured from the ALUs implemented in the field programmable gate array evaluation kit and the Motorola chip MC14581B.
引用
收藏
页码:21 / 30
页数:10
相关论文
共 27 条
[11]   High-Speed Reconfigurable Circuits for Multirate Systems in SiGe HBT Technology [J].
LeRoy, Mitchell R. ;
Raman, Srikumar ;
Chu, Michael ;
Kim, Jin-Woo ;
Guo, Jong-Ru ;
Zhou, Kuan ;
You, Chao ;
Clarke, Ryan ;
Goda, Bryan ;
McDonald, John F. .
PROCEEDINGS OF THE IEEE, 2015, 103 (07) :1181-1196
[12]  
Lirigis V., 2007, P 37 INT S MULT VAL
[13]   On the design robustness of threshold logic gates using multi-input floating gate MOS transistors [J].
Luck, A ;
Jung, S ;
Brederlow, R ;
Thewes, R ;
Goser, K ;
Weber, W .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2000, 47 (06) :1231-1240
[14]  
Murthy P.H.S.T., 2011, INT J COMPUT APPL, V17, P1
[15]   CNTFET modeling and reconfigurable logic-circuit design [J].
O'Connor, Ian ;
Liu, Junchen ;
Pregaldiny, Fabien ;
Lallement, Christophe ;
Maneux, Cristell ;
Goguet, Johnny ;
Fregonese, Sebastien ;
Zimmer, Thomas ;
Anghel, Lorena ;
Dang, Trong-Trinh ;
Leveugle, Regis .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2007, 54 (11) :2365-2379
[16]  
Oliveira A. L., 1991, P INT C COMP AID DES
[17]   A capacitive threshold-logic gate [J].
Ozdemir, H ;
Kepkep, A ;
Pamir, B ;
Leblebici, Y ;
Cilingiroglu, U .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1996, 31 (08) :1141-1150
[18]  
Parsan FA, 2012, IEEE INT CONF VLSI, P41, DOI 10.1109/VLSI-SoC.2012.6379003
[19]   Methodology for the design of a 4-bit soft-hardware-logic circuit based on neuron MOS transistors [J].
Reyes-Barranca, M. A. ;
Medina-Santiago, A. .
INTERNATIONAL JOURNAL OF ELECTRONICS, 2008, 95 (06) :517-530
[20]   A practical floating-gate Muller-C element using vMOS threshold gates [J].
Rodríguez-Villegas, E ;
Huertas, G ;
Avedillo, MJ ;
Quintana, JM ;
Rueda, A .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 2001, 48 (01) :102-106