A New Design Technique for Sub-Nanosecond Delay and 200 V/ns Power Supply Slew-Tolerant Floating Voltage Level Shifters for GaN SMPS

被引:33
作者
Liu, Dawei [1 ]
Hollis, Simon J. [2 ]
Stark, Bernard H. [1 ]
机构
[1] Univ Bristol, Fac Engn, Bristol BS8 1UB, Avon, England
[2] Xilinx, San Jose, CA 95124 USA
基金
英国工程与自然科学研究理事会;
关键词
Area efficient; energy efficiency; floating voltage level shifter; GaN; gate driver; high speed; low power; slew tolerance;
D O I
10.1109/TCSI.2018.2878668
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Dual-output gate drivers for switched-mode power supplies require low-side reference signals to be shifted to the switch-node potential. With the move to ultra-fast switching GaN converters, there is a commercial need to achieve switch-node slew-rates exceeding 100 V/ns, however, reported level shifters do not simultaneously achieve the required power supply slew immunities and sub-ns propagation delays. This paper presents a novel design technique to achieve the first floating voltage level shifters that deliver slew-rate immunities above 100 V/ns and sub-ns delay in the same circuit. Step-by-step transistor-level design methods are presented. This technique is applied to improve a reported level shifter, and experimentally validated by fabricating this level shifter in a 180 nm high-voltage CMOS process. The final level shifter has zero static power consumption, and is shown to have a sub-nanosecond delay across the whole operating range, a 200 V/ns positive power-rail slew tolerance, and infinite negative slew tolerance. The measured propagation delay decreases from 722 ps with the floating ground at -1.5 V, to 532 ps for a floating ground of 45 V, and the power consumption is 30.3 pJ per transition at 45 V. It has a figure of merit of 0.06 ns/(mu mV), which is an 1.7x improvement on the next best reported level shifter for this type of application.
引用
收藏
页码:1280 / 1290
页数:11
相关论文
共 24 条
  • [1] Akahane M, 2014, INT CONF POW ELECTR, P2302, DOI 10.1109/IPEC.2014.6869911
  • [2] [Anonymous], 2015, IEEE INT SOLID STATE
  • [3] Bandyopadhyay S, 2013, ISSCC DIG TECH PAP I, V56, P368, DOI 10.1109/ISSCC.2013.6487773
  • [4] Enhancement of Current Driving Capability in Data Driver ICs for Plasma Display Panels
    Choi, Byong-Deok
    [J]. IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 2009, 55 (03) : 992 - 997
  • [5] Efficient Power Conversion, 2013, EPC2015 ENH MOD POW
  • [6] Ke XG, 2016, ISSCC DIG TECH PAP I, V59, P302, DOI 10.1109/ISSCC.2016.7418027
  • [7] Low-power static and dynamic high-voltage CMOS level-shifter circuits
    Khorasani, Maziyar
    van den Berg, Leendert
    Marshall, Philip
    Zargham, Meysam
    Gaudet, Vincent
    Elliott, Duncan
    Martel, Stephane
    [J]. PROCEEDINGS OF 2008 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-10, 2008, : 1946 - +
  • [8] Larsen D., 2014, PROC NORCHIP, P1
  • [9] Design of fast low-power floating high-voltage level-shifters
    Lehmann, T.
    [J]. ELECTRONICS LETTERS, 2014, 50 (03) : 202 - +
  • [10] Li Y., 2010, P IEEE 10 INT C SOL, P309