A 0.65-V 12-16-GHz Sub-Sampling PLL With 56.4-fsrms Integrated Jitter and-256.4-dB FoM

被引:51
|
作者
Zhang, Zhao [1 ]
Zhu, Guang [1 ]
Yue, C. Patrick [1 ]
机构
[1] Hong Kong Univ Sci & Technol, Dept Elect & Comp Engn, Hong Kong, Peoples R China
关键词
Digitally controlled capacitor array (DCCA); hybrid dual-path loop; low jitter; low supply voltage; sub-sampling charge pump (SSCP); sub-sampling phase detector (SSPD); sub-sampling phase-locked loop (SSPLL); ALL-DIGITAL PLL; PHASE NOISE; SUBSAMPLING PLL; LOW-VOLTAGE; WIDE-BAND; NM CMOS; LOOP; TRANSMITTER; CALIBRATION; DESIGN;
D O I
10.1109/JSSC.2020.2967562
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This article presents a low-voltage (LV) sub-sampling phase-locked loop (LVSSPLL). The architecture of hybrid dual-path loop-based SSPLL is proposed to mitigate the issue of limited output voltage range of LV charge pump (CP). Four LV building blocks, including a proportional path sub-sampling CP (SSCP), an integral path SSCP, an LV sub-sampling phase detector, and an LV digitally controlled capacitor array in the LC-based voltage-controlled oscillator, are proposed to simultaneously reduce the PLL integrated jitter and the jitter variation over supply voltage variation. Fabricated in 40-nm CMOS process with a core active area of 0.24 mm(2), the LVSSPLL operates at 0.65-V supply and achieves 12-16-GHz tuning range, 56.4-fs integrated jitter at 14 GHz, 7.2-mW power consumption, and -256.4-dB figure-of-merit (FoM). The measured integrated jitter variation is less than 14.5 fs within the supply voltage range from 0.62 to 0.7 V, which shows robustness over supply voltage variation.
引用
收藏
页码:1665 / 1683
页数:19
相关论文
共 4 条
  • [1] A 0.8 V, 5.3-5.9 GHz Sub-Sampling PLL with 196.5 fsrms Integrated Jitter and-251.6 dB FoM
    Zuo, Shi
    Zhao, Jianzhong
    Zhou, Yumei
    SENSORS, 2021, 21 (22)
  • [2] A 2.4-GHz Sub-Sampling PLL With an Adaptive and No Power Contribution FLL Achieving 103.58 fs rms Jitter and-257.8 dB FOM
    Ji, Shujiang
    Wang, Yizhuo
    Zhao, Yuxiao
    Gao, Haoyuan
    Mao, Yiyun
    Lin, Xinyi
    Lai, Sijia
    Min, Hao
    Yan, Na
    IEEE MICROWAVE AND WIRELESS COMPONENTS LETTERS, 2022, 32 (05) : 403 - 405
  • [3] A 2.4-GHz 500-μW 370-fsrms Integrated Jitter Sub-Sampling Sub-Harmonically Injection-Locked PLL in 90-nm CMOS
    Lin, Chun-Yu
    Hung, Yu-Ting
    Lin, Tsung-Hsien
    2019 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC), 2019, : 91 - 94
  • [4] A 21.8-41.6GHz Fast-Locking Sub-Sampling PLL with Dead Zone Automatic Controller Achieving 62.7-fs Jitter and-250.3dB FoM
    Chen, Wen
    Shu, Yiyang
    Qian, Huizhen Jenny
    Yin, Jun
    Mak, Pui-In
    Gao, Xiang
    Luo, Xun
    2022 IEEE RADIO FREQUENCY INTEGRATED CIRCUITS SYMPOSIUM (RFIC), 2022, : 159 - 162