New substrate passivation method dedicated to HR SOI wafer fabrication with increased substrate resistivity

被引:113
作者
Lederer, D [1 ]
Raskin, JP [1 ]
机构
[1] Catholic Univ Louvain, Microwave Lab, B-1348 Louvain, Belgium
关键词
coplanar waveguide; effective resistivity; interface traps; microwave losses; oxide charges; silicon-on-insulator (SOI) technology;
D O I
10.1109/LED.2005.857730
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We propose in this letter a new passivation method to get rid of parasitic surface conduction in oxidized high resistivity (HR) silicon and HR silicon-on-insulator (SOI) wafers. The method consists in passivating the HR substrate with a rapid thermal anneal (RTA)-crystallized layer of silicon. The electrical efficiency of this new passivation technique is analyzed and shown to be superior over previously published methods. The surface roughness as well as the stability over temperature of this layer are also investigated. It is shown that this new passivation method is the only one simultaneously combining a low surface roughness and a high stability over long thermal anneals. In the context of SOI technology, it therefore appears as the most suitable technique for the substrate passivation of HR SOI wafers, for which a bonding between an oxidized silicon wafer and a passivated HR substrate is required.
引用
收藏
页码:805 / 807
页数:3
相关论文
共 13 条
[1]   RF CMOS on high-resistivity substrates for system-on-chip applications [J].
Benaissa, K ;
Yang, JY ;
Crenshaw, D ;
Williams, B ;
Sridhar, S ;
Ai, J ;
Boselli, G ;
Zhao, S ;
Tang, SP ;
Ashburn, S ;
Madhani, P ;
Blythe, T ;
Mahalingam, N ;
Shichijo, H .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2003, 50 (03) :567-576
[2]   Low-loss CPW lines on surface stabilized high-resistivity silicon [J].
Gamble, HS ;
Armstrong, BM ;
Mitchell, SJN ;
Wu, Y ;
Fusco, VF ;
Stewart, JAC .
IEEE MICROWAVE AND GUIDED WAVE LETTERS, 1999, 9 (10) :395-397
[3]   NUMERICAL SIMULATIONS OF AMORPHOUS AND POLYCRYSTALLINE SILICON THIN-FILM TRANSISTORS [J].
HACK, M ;
SHAW, JG ;
LECOMBER, PG ;
WILLUMS, M .
JAPANESE JOURNAL OF APPLIED PHYSICS PART 2-LETTERS & EXPRESS LETTERS, 1990, 29 (12) :L2360-L2362
[4]   QUASI-TEM DESCRIPTION OF MMIC COPLANAR LINES INCLUDING CONDUCTOR-LOSS EFFECTS [J].
HEINRICH, W .
IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 1993, 41 (01) :45-52
[5]  
KAMINS T, 1988, POLYCRYSTALLINE SILI
[6]   Effective resistivity of fully-processed SOI substrates [J].
Lederer, D ;
Raskin, JP .
SOLID-STATE ELECTRONICS, 2005, 49 (03) :491-496
[7]  
Lederer D, 2003, 2003 IEEE INTERNATIONAL SOI CONFERENCE, PROCEEDINGS, P50
[8]  
Lederer D., 2000, P MICR S, P685
[9]   Substrate crosstalk reduction using SOI technology [J].
Raskin, JP ;
Viviani, A ;
Flandre, D ;
Colinge, JP .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 1997, 44 (12) :2252-2261
[10]   COPLANAR WAVE-GUIDES AND MICROWAVE INDUCTORS ON SILICON SUBSTRATES [J].
REYES, AC ;
ELGHAZALY, SM ;
DORN, SJ ;
DYDYK, M ;
SCHRODER, DK ;
PATTERSON, H .
IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 1995, 43 (09) :2016-2022