A Silicon-Based Low-Power Broadband Transimpedance Amplifier

被引:19
作者
Karimi-Bidhendi, Alireza [1 ]
Mohammadnezhad, Hossein [1 ]
Green, Michael M. [1 ]
Heydari, Payam [1 ]
机构
[1] Univ Calif Irvine, Dept Elect & Comp Engn, Irvine, CA 92697 USA
关键词
Transimpedance amplifier; broadband; SiGe; BiCMOS; sensitivity; eye diagram; jitter; dual feedback; photo-detector; input-referred current noise; inductive peaking; shunt-peaking; series-peaking; ENHANCEMENT; DESIGN;
D O I
10.1109/TCSI.2017.2733521
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The analysis, design, and implementation of a 50-Gb/s transimpedance amplifier (TIA) in a 0.13-mu m SiGe BiCMOS process are presented. The proposed TIA, designed for use in a single-channel optical communication network, is comprised of three stages including: 1) a shunt-peaked, shunt-series feedback stage incorporating a transformer-based positive feedback; 2) an RC-degenerated common-emitter stage; and 3) an inductively degenerated emitter follower. The TIA chip integrates an on-chip 100-fF input capacitor to emulate the photo-detector junction capacitor, and achieves a measured transimpedance gain of 41 dB Omega and an input-referred current-noise spectral density of 39.8 pA/root Hz over a 50-GHz bandwidth. The TIA achieves an open eye at 50 Gbps with random jitter of 2.3-ps rms (including the jitter contribution of the test fixture). The prototype chip occupies 0.58 mm(2) (including pads) of die area and dissipates 24 mW of dc power from a 2-V supply voltage (i.e., less than 0.5 pJ/bit).
引用
收藏
页码:498 / 509
页数:12
相关论文
共 20 条
[1]  
Bashiri S, 2010, IEEE INT SYMP CIRC S, P757, DOI 10.1109/ISCAS.2010.5537465
[2]  
Bassi M, 2016, ISSCC DIG TECH PAP I, V59, P66, DOI 10.1109/ISSCC.2016.7417909
[3]   A 3-25 Gb/s Four-Channel Receiver With Noise-Canceling TIA and Power-Scalable LA [J].
Chien, Yu-Hsun ;
Fu, Kuan-Lin ;
Liu, Shen-Iuan .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2014, 61 (11) :845-849
[4]  
Cole C, 2013, 2013 IEEE PHOTONICS SOCIETY SUMMER TOPICAL MEETING SERIES, P217, DOI 10.1109/PHOSST.2013.6614473
[5]   A 56-Gb/s PAM4 Wireline Transceiver Using a 32-Way Time-Interleaved SAR ADC in 16-nm FinFET [J].
Frans, Yohan ;
Shin, Jaewook ;
Zhou, Lei ;
Upadhyaya, Parag ;
Im, Jay ;
Kireev, Vassili ;
Elzeftawi, Mohamed ;
Hedayati, Hiva ;
Toan Pham ;
Asuncion, Santiago ;
Borrelli, Chris ;
Zhang, Geoff ;
Zhang, Hongtao ;
Chang, Ken .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2017, 52 (04) :1101-1110
[6]   Determination of stability using return ratios in balanced fully differential feedback circuits [J].
Hurst, PJ ;
Lewis, SH .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 1995, 42 (12) :805-817
[7]   A 40-Gb/s transimpedance amplifier in 0.18-μm CMOS technology [J].
Jin, Jun-De ;
Hsu, Shawn S. H. .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2008, 43 (06) :1449-1457
[8]   Bandwidth Enhancement With Low Group-Delay Variation for a 40-Gb/s Transimpedance Amplifier [J].
Kim, Joohwa ;
Buckwalter, James F. .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2010, 57 (08) :1964-1972
[9]  
Kuchta D.M., 2013, Optical Fiber Communication Conference and Exposition and the National Fiber Optic Engineers Conference (OFC/NFOEC), 2013, P1
[10]   A Low-Power 26-GHz Transformer-Based Regulated Cascode SiGe BiCMOS Transimpedance Amplifier [J].
Li, Cheng ;
Palermo, Samuel .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2013, 48 (05) :1264-1275