Novel modified memory built in self-repair (MMBISR) for SRAM using hybrid redundancy-analysis technique

被引:6
作者
Pundir, Aditya Kumar Singh [1 ,2 ]
机构
[1] Poornima Univ, Sch Engn & Technol, Dept Elect & Commun Engn, Jaipur, Rajasthan, India
[2] Arya Coll Engn & IT, Dept Elect & Commun Engn, Jaipur, Rajasthan, India
关键词
redundancy; hardware description languages; field programmable gate arrays; reconfigurable architectures; SRAM chips; embedded systems; built-in self test; SRAM; augmented MMBISR; hybrid redundancy analysis; column combination; fault dictionary; supplied control signals; column pivots; ESP-RA algorithms; xc5vlx30; FPGA; modified memory built in self-repair; local repair most; VHDL descriptions; essential spare pivoting; row combination; row pivots; LRM algorithm; MBISR hardware structure; Virtex-5; ANALYZER; SCHEME;
D O I
10.1049/iet-cds.2018.5218
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The article presents a new augmented and improved MMBISR for SRAM using hybrid redundancy analysis (HRA). The presented algorithm is the augmented version of essential spare pivoting (ESP) and local repair most (LRM). The algorithm proposes the best solution by providing optimised set of row and column combination which were suitable for the repairing process. In the proposed redundancy analysis (RA) algorithm, the fault dictionary can be updated or fixed concurrently, according to MBIST needs and supplied control signals. The row and column pivots and repair requests are also serviced according to precedency list prepared by the comparing actions. The comparative analysis with LRM and ESP-RA algorithms shows that the proposed algorithm has reduced complexity and tracing time in terms of implementation and in terms of finding row and column pivots. For the implementation, a MBISR hardware structure is designed and tested using suitable VHDL descriptions that were targeted for Virtex-5, xc5vlx30 FPGA. The results were also justified that the proposed algorithm is quite effective as the repair rate is increased up to 4% compared to the ESP. However, some nominal area penalty is observed as compared to ESP.
引用
收藏
页码:836 / 842
页数:7
相关论文
共 30 条
[1]   A Novel Design Methodology for Implementing Reliability-Aware Systems on SRAM-Based FPGAs [J].
Bolchini, Cristiana ;
Miele, Antonio ;
Sandionigi, Chiara .
IEEE TRANSACTIONS ON COMPUTERS, 2011, 60 (12) :1744-1758
[2]  
Chung HC, 2011, IEEE INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS (ICCE 2011), P405, DOI 10.1109/ICCE.2011.5722653
[3]   A Built-In Repair Analyzer With Optimal Repair Rate for Word-Oriented Memories [J].
Chung, Jaeyong ;
Park, Joonsung ;
Abraham, Jacob A. .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2013, 21 (02) :281-291
[4]   A New Architecture of Test Response Analyzer Based on the Berlekamp-Massey Algorithm for BIST [J].
de Souza, Cleonilson Protasio ;
de Assis, Francisco Marcos ;
Silverio Freire, Raimundo Carlos .
IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT, 2010, 59 (12) :3168-3173
[5]  
Devanathan V.R., 2016, 2016 IEEE INT TEST C, P1
[6]   A novel BIST TPG for testing of VLSI circuits [J].
Gunavathi, K. ;
Paramasivam, K. ;
Lavanya, P. Subashini ;
Umamageswaran, M. .
2006 INTERNATIONAL CONFERENCE ON INDUSTRIAL AND INFORMATION SYSTEMS, VOLS 1 AND 2, 2006, :109-+
[7]  
Gyepes G, 2012, IEEE INT SYMP DESIGN, P167, DOI 10.1109/DDECS.2012.6219046
[8]  
Harutyunyan G, 2015, IEEE INT ON LINE, P168, DOI 10.1109/IOLTS.2015.7229852
[9]  
Honda K, 2015, 2015 IEEE INTERNATIONAL SYMPOSIUM ON SOFTWARE RELIABILITY ENGINEERING WORKSHOPS (ISSREW), P2, DOI 10.1109/ISSREW.2015.7392024
[10]   High Repair-Efficiency BISR Scheme for RAMs by Reusing Bitmap for Bit Redundancy [J].
Hou, Chih-Sheng ;
Li, Jin-Fu .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2015, 23 (09) :1720-1728