Impact of SOI Thickness on FUSI-Gate CESL CMOS Performance and Reliability

被引:5
作者
Chen, Yu-Ting [1 ]
Chen, Kun-Ming [2 ]
Yeh, Wen-Kuan [3 ]
Yuan, Jiann-Shiun [4 ]
Yeh, Fon-Shan [1 ]
机构
[1] Natl Tsing Hua Univ, Inst Elect Engn, Hsinchu 300, Taiwan
[2] Natl Nano Device Labs, Hsinchu 300, Taiwan
[3] Natl Univ Kaohsiung, Dept Elect Engn, Kaohsiung 81148, Taiwan
[4] Univ Cent Florida, Dept Elect Engn & Comp Sci, Orlando, FL 32816 USA
关键词
Compressive strain; contact etch stop layer (CESL); fully silicided (FUSI); gate oxide breakdown; hot electron; low-noise amplifier (LNA); negative bias temperature instability (NBTI); oxide trap charge; power amplifier; reliability; silicon on insulator (SOI); tensile strain; HOT-CARRIER RELIABILITY; P-MOSFETS; STRESS; DEGRADATION; BIAS; GENERATION; DEPENDENCE; INTERFACE; NMOSFET; STRAIN;
D O I
10.1109/TDMR.2010.2072508
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The impact of strain-induced oxide trap charge on the performance and reliability of fully silicided (FUSI)-metal-gate silicon-on-insulator (SOI) MOSFETs is investigated. High strain from a contact etch stop layer (CESL) in FUSI-gate transistors increases channel mobility and drain current driving. A CESL nMOSFET with a thick SOI demonstrates increased hot-electron degradation than its thin SOI counterpart. However, a ring oscillator using thick SOI transistors shows less gate delay due to enhanced drain current. Strained p-channel transistors with a large SOI thickness are more vulnerable to negative bias temperature instability. The oxide trap charge also plays an important role in the circuit performance degradation of RF low-noise and power amplifiers.
引用
收藏
页码:44 / 49
页数:6
相关论文
共 27 条
[1]   Work function tuning through dopant scanning and related effects in Ni fully silicided gate for sub-45nm nodes CMOS [J].
Aimé, D ;
Froment, B ;
Cacho, F ;
Carron, V ;
Descombes, S ;
Morand, Y ;
Emonet, N ;
Wacquant, F ;
Farjot, T ;
Jullian, S ;
Laviron, C ;
Juhel, M ;
Pantel, R ;
Molins, R ;
Delille, D ;
Halimaoui, A ;
Bensahel, D ;
Souifi, A .
IEEE INTERNATIONAL ELECTRON DEVICES MEETING 2004, TECHNICAL DIGEST, 2004, :87-90
[2]   A comprehensive model for PMOS NBTI degradation: Recent progress [J].
Alam, M. A. ;
Kufluoglu, H. ;
Varghese, D. ;
Mahapatra, S. .
MICROELECTRONICS RELIABILITY, 2007, 47 (06) :853-862
[3]   Reliability issues for silicon-on-insulator [J].
Bolam, R ;
Shahidi, G ;
Assaderaghi, F ;
Khare, M ;
Mocuta, A ;
Hook, T ;
Wu, E ;
Leobandung, E ;
Voldman, S ;
Badami, D .
INTERNATIONAL ELECTRON DEVICES MEETING 2000, TECHNICAL DIGEST, 2000, :131-134
[4]   SPECTRAL DEPENDENCE OF 1/F-GAMMA NOISE ON GATE BIAS IN N-MOSFETS [J].
CELIKBUTLER, Z ;
HSIANG, TY .
SOLID-STATE ELECTRONICS, 1987, 30 (04) :419-423
[5]   Electrical stresses on ultra-thin gate oxide SOI MOSFETs after irradiation [J].
Cester, A ;
Gerardin, S ;
Paccagnella, A ;
Simoen, E ;
Claeys, C .
IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2005, 52 (06) :2252-2258
[6]   ESD RELIABILITY AND PROTECTION SCHEMES IN SOI CMOS OUTPUT BUFFERS [J].
CHAN, MS ;
YUEN, SS ;
MA, ZJ ;
HUI, KY ;
KO, PK ;
HU, CM .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 1995, 42 (10) :1816-1821
[7]   Improved hot-carrier reliability of SOI transistors by deuterium passivation of defects at oxide/silicon interfaces [J].
Cheng, KG ;
Lee, JJ ;
Hess, K ;
Lyding, JW ;
Kim, YK ;
Kim, YW ;
Suh, KP .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2002, 49 (03) :529-531
[8]  
Chung SS, 2008, INT EL DEVICES MEET, P435
[9]   Superior hot carrier reliability of single halo (SH) silicon-on-insulator (SOI) nMOSFET, in analog applications [J].
Hakim, NUD ;
Rao, VR ;
Vasi, J ;
Woo, JCS .
IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2005, 5 (01) :127-132
[10]   Recent issues in negative-bias temperature instability: Initial degradation, field dependence of interface trap generation, hole trapping effects, and relaxation [J].
Islam, Abmad Ehteshamul ;
Kufluoglu, Haldun ;
Varghese, Dhanoop ;
Mahapatra, Souvik ;
Alam, Muhammad Ashraful .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2007, 54 (09) :2143-2154