共 49 条
Empirical Model for Nonuniformly Doped Symmetric Double-Gate Junctionless Transistor
被引:20
作者:

Kumari, Vandana
论文数: 0 引用数: 0
h-index: 0
机构:
Univ Delhi, Dept Elect, Maharaja Agrasen Coll, New Delhi 110096, India Univ Delhi, Dept Elect, Maharaja Agrasen Coll, New Delhi 110096, India

Kumar, Ayush
论文数: 0 引用数: 0
h-index: 0
机构:
Capgemini India Pvt Ltd, Pune 412114, Maharashtra, India Univ Delhi, Dept Elect, Maharaja Agrasen Coll, New Delhi 110096, India

Saxena, Manoj
论文数: 0 引用数: 0
h-index: 0
机构:
Univ Delhi, Dept Elect, Deen Dayal Upadhyaya Coll, New Delhi 110096, India Univ Delhi, Dept Elect, Maharaja Agrasen Coll, New Delhi 110096, India

论文数: 引用数:
h-index:
机构:
机构:
[1] Univ Delhi, Dept Elect, Maharaja Agrasen Coll, New Delhi 110096, India
[2] Capgemini India Pvt Ltd, Pune 412114, Maharashtra, India
[3] Univ Delhi, Dept Elect, Deen Dayal Upadhyaya Coll, New Delhi 110096, India
[4] Univ Delhi, Dept Elect Sci, Semicond Device Res Lab, New Delhi 110096, India
关键词:
ATLAS;
junctionless (JL);
modeling;
nonuniform doping;
SUBTHRESHOLD CURRENT MODEL;
FIELD-EFFECT TRANSISTORS;
THRESHOLD VOLTAGE MODEL;
DOPING PROFILE;
LONG-CHANNEL;
SILICON NANOWIRE;
BULK SUBSTRATE;
COMPACT MODEL;
MOSFETS;
FETS;
D O I:
10.1109/TED.2017.2776607
中图分类号:
TM [电工技术];
TN [电子技术、通信技术];
学科分类号:
0808 ;
0809 ;
摘要:
This paper demonstrates the influence of nonuniform doping on the electrostatics of symmetric double-gate junctionless transistor using empirical modeling scheme. To present the clear insight into the device electrostatics of nonuniform doped channel, the peak of the doping concentration has been varied from Si/SiO2 interface of front gate to the back gate. The parameters explored in this paper are surface potential, electric field, drain current, threshold voltage, subthreshold slope, and drain-induced barrier lowering for different straggle factors and channel lengths. By properly optimizing the straggle value and peak of the doping concentration, device performance can be tuned accordingly.
引用
收藏
页码:314 / 321
页数:8
相关论文
共 49 条
- [21] Analytical Models for Electric Potential, Threshold Voltage, and Subthreshold Swing of Junctionless Surrounding-Gate Transistors[J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2014, 61 (03) : 688 - 695Hu, Guangxi论文数: 0 引用数: 0 h-index: 0机构: Fudan Univ, State Key Lab ASIC & Syst, Shanghai 200433, Peoples R China Fudan Univ, State Key Lab ASIC & Syst, Shanghai 200433, Peoples R ChinaXiang, Ping论文数: 0 引用数: 0 h-index: 0机构: Fudan Univ, State Key Lab ASIC & Syst, Shanghai 200433, Peoples R China Fudan Univ, State Key Lab ASIC & Syst, Shanghai 200433, Peoples R ChinaDing, Zhihao论文数: 0 引用数: 0 h-index: 0机构: Fudan Univ, State Key Lab ASIC & Syst, Shanghai 200433, Peoples R China Fudan Univ, State Key Lab ASIC & Syst, Shanghai 200433, Peoples R ChinaLiu, Ran论文数: 0 引用数: 0 h-index: 0机构: Fudan Univ, State Key Lab ASIC & Syst, Shanghai 200433, Peoples R China Fudan Univ, State Key Lab ASIC & Syst, Shanghai 200433, Peoples R ChinaWang, Lingli论文数: 0 引用数: 0 h-index: 0机构: Fudan Univ, State Key Lab ASIC & Syst, Shanghai 200433, Peoples R China Fudan Univ, State Key Lab ASIC & Syst, Shanghai 200433, Peoples R ChinaTang, Ting-Ao论文数: 0 引用数: 0 h-index: 0机构: Fudan Univ, State Key Lab ASIC & Syst, Shanghai 200433, Peoples R China Fudan Univ, State Key Lab ASIC & Syst, Shanghai 200433, Peoples R China
- [22] Explicit Analytical Current-Voltage Model for Double-Gate Junctionless Transistors[J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2015, 62 (01) : 171 - 177Hwang, Byeong-Woon论文数: 0 引用数: 0 h-index: 0机构: Korea Adv Inst Sci & Technol, Dept Elect Engn, Taejon 305701, South Korea Korea Adv Inst Sci & Technol, Dept Elect Engn, Taejon 305701, South KoreaYang, Ji-Woon论文数: 0 引用数: 0 h-index: 0机构: Korea Univ, Dept Elect & Informat Engn, Sejong 339701, South Korea Korea Adv Inst Sci & Technol, Dept Elect Engn, Taejon 305701, South KoreaLee, Seok-Hee论文数: 0 引用数: 0 h-index: 0机构: Korea Adv Inst Sci & Technol, Dept Elect Engn, Taejon 305701, South Korea Korea Adv Inst Sci & Technol, Dept Elect Engn, Taejon 305701, South Korea
- [23] Analytical model for ultra-thin body junctionless symmetric double gate MOSFETs in subthreshold regime[J]. SOLID-STATE ELECTRONICS, 2013, 82 : 103 - 110Jazaeri, F.论文数: 0 引用数: 0 h-index: 0机构: Ecole Polytech Fed Lausanne, Swiss Fed Inst Technol Lausanne, CH-1015 Lausanne, Switzerland Ecole Polytech Fed Lausanne, Swiss Fed Inst Technol Lausanne, CH-1015 Lausanne, SwitzerlandBarbut, L.论文数: 0 引用数: 0 h-index: 0机构: Ecole Polytech Fed Lausanne, Swiss Fed Inst Technol Lausanne, CH-1015 Lausanne, Switzerland Ecole Polytech Fed Lausanne, Swiss Fed Inst Technol Lausanne, CH-1015 Lausanne, SwitzerlandKoukab, A.论文数: 0 引用数: 0 h-index: 0机构: Ecole Polytech Fed Lausanne, Swiss Fed Inst Technol Lausanne, CH-1015 Lausanne, Switzerland Ecole Polytech Fed Lausanne, Swiss Fed Inst Technol Lausanne, CH-1015 Lausanne, SwitzerlandSallese, J. -M.论文数: 0 引用数: 0 h-index: 0机构: Ecole Polytech Fed Lausanne, Swiss Fed Inst Technol Lausanne, CH-1015 Lausanne, Switzerland Ecole Polytech Fed Lausanne, Swiss Fed Inst Technol Lausanne, CH-1015 Lausanne, Switzerland
- [24] Modeling Asymmetric Operation in Double-Gate Junctionless FETs by Means of Symmetric Devices[J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2014, 61 (12) : 3962 - 3970Jazaeri, Farzan论文数: 0 引用数: 0 h-index: 0机构: Swiss Fed Inst Technol, CH-1015 Lausanne, Switzerland Swiss Fed Inst Technol, CH-1015 Lausanne, SwitzerlandBarbut, Lucian论文数: 0 引用数: 0 h-index: 0机构: Swiss Fed Inst Technol, CH-1015 Lausanne, Switzerland Swiss Fed Inst Technol, CH-1015 Lausanne, SwitzerlandSallese, Jean-Michel论文数: 0 引用数: 0 h-index: 0机构: Swiss Fed Inst Technol, CH-1015 Lausanne, Switzerland Swiss Fed Inst Technol, CH-1015 Lausanne, Switzerland
- [25] Modeling and Design Space of Junctionless Symmetric DG MOSFETs With Long Channel[J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2013, 60 (07) : 2120 - 2127Jazaeri, Farzan论文数: 0 引用数: 0 h-index: 0机构: Swiss Fed Inst Technol Lausanne, CH-1015 Lausanne, Switzerland Swiss Fed Inst Technol Lausanne, CH-1015 Lausanne, SwitzerlandBarbut, Lucian论文数: 0 引用数: 0 h-index: 0机构: Swiss Fed Inst Technol Lausanne, CH-1015 Lausanne, Switzerland Swiss Fed Inst Technol Lausanne, CH-1015 Lausanne, SwitzerlandSallese, Jean-Michel论文数: 0 引用数: 0 h-index: 0机构: Swiss Fed Inst Technol Lausanne, CH-1015 Lausanne, Switzerland Swiss Fed Inst Technol Lausanne, CH-1015 Lausanne, Switzerland
- [26] A two-dimensional analytical model for short channel junctionless double-gate MOSFETs[J]. AIP ADVANCES, 2015, 5 (05)Jiang, Chunsheng论文数: 0 引用数: 0 h-index: 0机构: Tsinghua Univ, Inst Microelect, Tsinghua Natl Lab Informat Sci & Technol, Beijing 100084, Peoples R China Tsinghua Univ, Inst Microelect, Tsinghua Natl Lab Informat Sci & Technol, Beijing 100084, Peoples R ChinaLiang, Renrong论文数: 0 引用数: 0 h-index: 0机构: Tsinghua Univ, Inst Microelect, Tsinghua Natl Lab Informat Sci & Technol, Beijing 100084, Peoples R China Tsinghua Univ, Inst Microelect, Tsinghua Natl Lab Informat Sci & Technol, Beijing 100084, Peoples R ChinaWang, Jing论文数: 0 引用数: 0 h-index: 0机构: Tsinghua Univ, Inst Microelect, Tsinghua Natl Lab Informat Sci & Technol, Beijing 100084, Peoples R China Tsinghua Univ, Inst Microelect, Tsinghua Natl Lab Informat Sci & Technol, Beijing 100084, Peoples R ChinaXu, Jun论文数: 0 引用数: 0 h-index: 0机构: Tsinghua Univ, Inst Microelect, Tsinghua Natl Lab Informat Sci & Technol, Beijing 100084, Peoples R China Tsinghua Univ, Inst Microelect, Tsinghua Natl Lab Informat Sci & Technol, Beijing 100084, Peoples R China
- [27] A subthreshold current model for nanoscale short channel junctionless MOSFETs applicable to symmetric and asymmetric double-gate structure[J]. SOLID-STATE ELECTRONICS, 2013, 82 : 77 - 81Jin, Xiaoshi论文数: 0 引用数: 0 h-index: 0机构: Shenyang Univ Technol, Sch Informat Sci & Engn, Shenyang 110870, Peoples R China Shenyang Univ Technol, Sch Informat Sci & Engn, Shenyang 110870, Peoples R ChinaLiu, Xi论文数: 0 引用数: 0 h-index: 0机构: Shenyang Univ Technol, Sch Informat Sci & Engn, Shenyang 110870, Peoples R China Shenyang Univ Technol, Sch Informat Sci & Engn, Shenyang 110870, Peoples R ChinaKwon, Hyuck-In论文数: 0 引用数: 0 h-index: 0机构: Chung Ang Univ, Sch Elect & Elect Engn, Seoul 156756, South Korea Shenyang Univ Technol, Sch Informat Sci & Engn, Shenyang 110870, Peoples R ChinaLee, Jung-Hee论文数: 0 引用数: 0 h-index: 0机构: Kyungpook Natl Univ, Sch EECS, Taegu 702701, South Korea Shenyang Univ Technol, Sch Informat Sci & Engn, Shenyang 110870, Peoples R ChinaLee, Jong-Ho论文数: 0 引用数: 0 h-index: 0机构: Seoul Natl Univ, Sch EECS Eng, Seoul 151742, South Korea Seoul Natl Univ, ISRC, Seoul 151742, South Korea Shenyang Univ Technol, Sch Informat Sci & Engn, Shenyang 110870, Peoples R China
- [28] A unified analytical continuous current model applicable to accumulation mode (junctionless) and inversion mode MOSFETs with symmetric and asymmetric double-gate structures[J]. SOLID-STATE ELECTRONICS, 2013, 79 : 206 - 209Jin, Xiaoshi论文数: 0 引用数: 0 h-index: 0机构: Shenyang Univ Technol, Sch Informat Sci & Engn, Shenyang, Peoples R China Shenyang Univ Technol, Sch Informat Sci & Engn, Shenyang, Peoples R ChinaLiu, Xi论文数: 0 引用数: 0 h-index: 0机构: Shenyang Univ Technol, Sch Informat Sci & Engn, Shenyang, Peoples R China Shenyang Univ Technol, Sch Informat Sci & Engn, Shenyang, Peoples R ChinaWu, Meile论文数: 0 引用数: 0 h-index: 0机构: Shenyang Univ Technol, Sch Informat Sci & Engn, Shenyang, Peoples R China Shenyang Univ Technol, Sch Informat Sci & Engn, Shenyang, Peoples R ChinaChuai, Rongyan论文数: 0 引用数: 0 h-index: 0机构: Shenyang Univ Technol, Sch Informat Sci & Engn, Shenyang, Peoples R China Shenyang Univ Technol, Sch Informat Sci & Engn, Shenyang, Peoples R ChinaLee, Jung-Hee论文数: 0 引用数: 0 h-index: 0机构: Kyungpook Natl Univ, Sch EECS, Taegu 702701, South Korea Shenyang Univ Technol, Sch Informat Sci & Engn, Shenyang, Peoples R ChinaLee, Jong-Ho论文数: 0 引用数: 0 h-index: 0机构: Seoul Natl Univ, Sch EECS Engn, Seoul 151742, South Korea Seoul Natl Univ, ISRC, Seoul 151742, South Korea Shenyang Univ Technol, Sch Informat Sci & Engn, Shenyang, Peoples R China
- [29] Theoretical Investigation of Dual Material Junctionless Double Gate Transistor for Analog and Digital Performance[J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2015, 62 (07) : 2098 - 2105Kumari, Vandana论文数: 0 引用数: 0 h-index: 0机构: Univ Delhi, Semicond Device Res Lab, Dept Elect Sci, New Delhi 110021, India Univ Delhi, Maharaja Agrasen Coll, Dept Elect, Delhi 110021, India Univ Delhi, Semicond Device Res Lab, Dept Elect Sci, New Delhi 110021, IndiaModi, Neel论文数: 0 引用数: 0 h-index: 0机构: Emerson Network Power India Pvt Ltd, Dept Res & Dev, Thana 400604, India Univ Delhi, Semicond Device Res Lab, Dept Elect Sci, New Delhi 110021, IndiaSaxena, Manoj论文数: 0 引用数: 0 h-index: 0机构: Univ Delhi, Dept Elect, Deen Dayal Upadhyaya Coll, Delhi 110021, India Univ Delhi, Semicond Device Res Lab, Dept Elect Sci, New Delhi 110021, India论文数: 引用数: h-index:机构:
- [30] Performance estimation of junctionless multigate transistors[J]. SOLID-STATE ELECTRONICS, 2010, 54 (02) : 97 - 103Lee, Chi-Woo论文数: 0 引用数: 0 h-index: 0机构: Univ Coll Cork, Tyndall Natl Inst, Cork, Ireland Univ Coll Cork, Tyndall Natl Inst, Cork, IrelandFerain, Isabelle论文数: 0 引用数: 0 h-index: 0机构: Univ Coll Cork, Tyndall Natl Inst, Cork, Ireland Univ Coll Cork, Tyndall Natl Inst, Cork, IrelandAfzalian, Aryan论文数: 0 引用数: 0 h-index: 0机构: Univ Coll Cork, Tyndall Natl Inst, Cork, Ireland Univ Coll Cork, Tyndall Natl Inst, Cork, IrelandYan, Ran论文数: 0 引用数: 0 h-index: 0机构: Univ Coll Cork, Tyndall Natl Inst, Cork, Ireland Univ Coll Cork, Tyndall Natl Inst, Cork, IrelandAkhavan, Nima Delidashti论文数: 0 引用数: 0 h-index: 0机构: Univ Coll Cork, Tyndall Natl Inst, Cork, Ireland Univ Coll Cork, Tyndall Natl Inst, Cork, IrelandRazavi, Pedrarn论文数: 0 引用数: 0 h-index: 0机构: Univ Coll Cork, Tyndall Natl Inst, Cork, Ireland Univ Coll Cork, Tyndall Natl Inst, Cork, IrelandColinge, Jean-Pierre论文数: 0 引用数: 0 h-index: 0机构: Univ Coll Cork, Tyndall Natl Inst, Cork, Ireland Univ Coll Cork, Tyndall Natl Inst, Cork, Ireland