Empirical Model for Nonuniformly Doped Symmetric Double-Gate Junctionless Transistor

被引:20
作者
Kumari, Vandana [1 ]
Kumar, Ayush [2 ]
Saxena, Manoj [3 ]
Gupta, Mridula [4 ]
机构
[1] Univ Delhi, Dept Elect, Maharaja Agrasen Coll, New Delhi 110096, India
[2] Capgemini India Pvt Ltd, Pune 412114, Maharashtra, India
[3] Univ Delhi, Dept Elect, Deen Dayal Upadhyaya Coll, New Delhi 110096, India
[4] Univ Delhi, Dept Elect Sci, Semicond Device Res Lab, New Delhi 110096, India
关键词
ATLAS; junctionless (JL); modeling; nonuniform doping; SUBTHRESHOLD CURRENT MODEL; FIELD-EFFECT TRANSISTORS; THRESHOLD VOLTAGE MODEL; DOPING PROFILE; LONG-CHANNEL; SILICON NANOWIRE; BULK SUBSTRATE; COMPACT MODEL; MOSFETS; FETS;
D O I
10.1109/TED.2017.2776607
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper demonstrates the influence of nonuniform doping on the electrostatics of symmetric double-gate junctionless transistor using empirical modeling scheme. To present the clear insight into the device electrostatics of nonuniform doped channel, the peak of the doping concentration has been varied from Si/SiO2 interface of front gate to the back gate. The parameters explored in this paper are surface potential, electric field, drain current, threshold voltage, subthreshold slope, and drain-induced barrier lowering for different straggle factors and channel lengths. By properly optimizing the straggle value and peak of the doping concentration, device performance can be tuned accordingly.
引用
收藏
页码:314 / 321
页数:8
相关论文
共 49 条
  • [21] Analytical Models for Electric Potential, Threshold Voltage, and Subthreshold Swing of Junctionless Surrounding-Gate Transistors
    Hu, Guangxi
    Xiang, Ping
    Ding, Zhihao
    Liu, Ran
    Wang, Lingli
    Tang, Ting-Ao
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2014, 61 (03) : 688 - 695
  • [22] Explicit Analytical Current-Voltage Model for Double-Gate Junctionless Transistors
    Hwang, Byeong-Woon
    Yang, Ji-Woon
    Lee, Seok-Hee
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2015, 62 (01) : 171 - 177
  • [23] Analytical model for ultra-thin body junctionless symmetric double gate MOSFETs in subthreshold regime
    Jazaeri, F.
    Barbut, L.
    Koukab, A.
    Sallese, J. -M.
    [J]. SOLID-STATE ELECTRONICS, 2013, 82 : 103 - 110
  • [24] Modeling Asymmetric Operation in Double-Gate Junctionless FETs by Means of Symmetric Devices
    Jazaeri, Farzan
    Barbut, Lucian
    Sallese, Jean-Michel
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2014, 61 (12) : 3962 - 3970
  • [25] Modeling and Design Space of Junctionless Symmetric DG MOSFETs With Long Channel
    Jazaeri, Farzan
    Barbut, Lucian
    Sallese, Jean-Michel
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2013, 60 (07) : 2120 - 2127
  • [26] A two-dimensional analytical model for short channel junctionless double-gate MOSFETs
    Jiang, Chunsheng
    Liang, Renrong
    Wang, Jing
    Xu, Jun
    [J]. AIP ADVANCES, 2015, 5 (05)
  • [27] A subthreshold current model for nanoscale short channel junctionless MOSFETs applicable to symmetric and asymmetric double-gate structure
    Jin, Xiaoshi
    Liu, Xi
    Kwon, Hyuck-In
    Lee, Jung-Hee
    Lee, Jong-Ho
    [J]. SOLID-STATE ELECTRONICS, 2013, 82 : 77 - 81
  • [28] A unified analytical continuous current model applicable to accumulation mode (junctionless) and inversion mode MOSFETs with symmetric and asymmetric double-gate structures
    Jin, Xiaoshi
    Liu, Xi
    Wu, Meile
    Chuai, Rongyan
    Lee, Jung-Hee
    Lee, Jong-Ho
    [J]. SOLID-STATE ELECTRONICS, 2013, 79 : 206 - 209
  • [29] Theoretical Investigation of Dual Material Junctionless Double Gate Transistor for Analog and Digital Performance
    Kumari, Vandana
    Modi, Neel
    Saxena, Manoj
    Gupta, Mridula
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2015, 62 (07) : 2098 - 2105
  • [30] Performance estimation of junctionless multigate transistors
    Lee, Chi-Woo
    Ferain, Isabelle
    Afzalian, Aryan
    Yan, Ran
    Akhavan, Nima Delidashti
    Razavi, Pedrarn
    Colinge, Jean-Pierre
    [J]. SOLID-STATE ELECTRONICS, 2010, 54 (02) : 97 - 103