Empirical Model for Nonuniformly Doped Symmetric Double-Gate Junctionless Transistor

被引:20
作者
Kumari, Vandana [1 ]
Kumar, Ayush [2 ]
Saxena, Manoj [3 ]
Gupta, Mridula [4 ]
机构
[1] Univ Delhi, Dept Elect, Maharaja Agrasen Coll, New Delhi 110096, India
[2] Capgemini India Pvt Ltd, Pune 412114, Maharashtra, India
[3] Univ Delhi, Dept Elect, Deen Dayal Upadhyaya Coll, New Delhi 110096, India
[4] Univ Delhi, Dept Elect Sci, Semicond Device Res Lab, New Delhi 110096, India
关键词
ATLAS; junctionless (JL); modeling; nonuniform doping; SUBTHRESHOLD CURRENT MODEL; FIELD-EFFECT TRANSISTORS; THRESHOLD VOLTAGE MODEL; DOPING PROFILE; LONG-CHANNEL; SILICON NANOWIRE; BULK SUBSTRATE; COMPACT MODEL; MOSFETS; FETS;
D O I
10.1109/TED.2017.2776607
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper demonstrates the influence of nonuniform doping on the electrostatics of symmetric double-gate junctionless transistor using empirical modeling scheme. To present the clear insight into the device electrostatics of nonuniform doped channel, the peak of the doping concentration has been varied from Si/SiO2 interface of front gate to the back gate. The parameters explored in this paper are surface potential, electric field, drain current, threshold voltage, subthreshold slope, and drain-induced barrier lowering for different straggle factors and channel lengths. By properly optimizing the straggle value and peak of the doping concentration, device performance can be tuned accordingly.
引用
收藏
页码:314 / 321
页数:8
相关论文
共 49 条
  • [1] [Anonymous], 2010, ATLAS 3 D DEV SIM VE
  • [2] Bal P., 2014, J SEMICOND, V35
  • [3] Chang J., 2010, IEEE T ELECTRON DEV, V57, P1533
  • [4] Surface-Potential-Based Drain Current Model for Long-Channel Junctionless Double-Gate MOSFETs
    Chen, Zhuojun
    Xiao, Yongguang
    Tang, Minghua
    Xiong, Ying
    Huang, Jianqiang
    Li, Jiancheng
    Gu, Xiaochen
    Zhou, Yichun
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2012, 59 (12) : 3292 - 3298
  • [5] Cheng K., 2013, U. S. Patent, Patent No. [0078777 A1, 0078777]
  • [6] A New Subthreshold Current Model for Junctionless Trigate MOSFETs to Examine Interface-Trapped Charge Effects
    Chiang, Te-Kuang
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2015, 62 (09) : 2745 - 2750
  • [7] A New Quasi-2-D Threshold Voltage Model for Short-Channel Junctionless Cylindrical Surrounding Gate (JLCSG) MOSFETs
    Chiang, Te-Kuang
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2012, 59 (11) : 3127 - 3129
  • [8] A Quasi-Two-Dimensional Threshold Voltage Model for Short-Channel Junctionless Double-Gate MOSFETs
    Chiang, Te-Kuang
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2012, 59 (09) : 2284 - 2289
  • [9] Nonvolatile Memory by All-Around-Gate Junctionless Transistor Composed of Silicon Nanowire on Bulk Substrate
    Choi, Sung-Jin
    Moon, Dong-Il
    Kim, Sungho
    Ahn, Jae-Hyuk
    Lee, Jin-Seong
    Kim, Jee-Yeon
    Choi, Yang-Kyu
    [J]. IEEE ELECTRON DEVICE LETTERS, 2011, 32 (05) : 602 - 604
  • [10] Junctionless Nanowire Transistor (JNT): Properties and design guidelines
    Colinge, J. P.
    Kranti, A.
    Yan, R.
    Lee, C. W.
    Ferain, I.
    Yu, R.
    Akhavan, N. Dehdashti
    Razavi, P.
    [J]. SOLID-STATE ELECTRONICS, 2011, 65-66 : 33 - 37