A Reconfigurable Fractional Interpolation Hardware for VVC Motion Compensation

被引:12
|
作者
Azgin, Hasan [1 ]
Mert, Ahmet Can [1 ]
Kalali, Ercan [1 ]
Hamzaoglu, Ilker [1 ]
机构
[1] Sabanci Univ, Fac Engn & Nat Sci, Istanbul, Turkey
来源
2018 21ST EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN (DSD 2018) | 2018年
关键词
VVC; motion compensation; fractional interpolation; hardware implementation; FPGA; HEVC; ARCHITECTURE;
D O I
10.1109/DSD.2018.00030
中图分类号
TP39 [计算机的应用];
学科分类号
081203 ; 0835 ;
摘要
Fractional interpolation is one of the most computationally complex parts of video compression standards. Fractional interpolation in Versatile Video Coding (VVC) standard has much higher computational complexity than fractional interpolation in previous video compression standards. In this paper, a reconfigurable VVC fractional interpolation hardware for motion compensation is designed and implemented using Verilog HDL. The proposed hardware is the first VVC fractional interpolation hardware for motion compensation in the literature. It interpolates necessary fractional pixels for 1/16 pixel accuracy for all prediction unit sizes. The proposed VVC fractional interpolation hardware, in the worst case, can process 66 quad full HD (3840x2160) frames per second. It has up to 77% less power consumption than baseline VVC fractional interpolation hardware.
引用
收藏
页码:99 / 103
页数:5
相关论文
共 50 条
  • [41] Fractional-Pel Motion Compensation Interpolation Architecture Based on Parallel FIR Systolic Arrays for H.264/AVC
    Ma, Liang
    Du, Gao-Ming
    Zhang, Duo-Li
    Song, Yu-Kun
    Geng, Luo-Feng
    Gao, Ming-Lun
    2008 2ND INTERNATIONAL CONFERENCE ON ANTI-COUNTERFEITING, SECURITY AND IDENTIFICATION, 2008, : 328 - 331
  • [42] Motion compensation in digital subtraction angiography using graphics hardware
    Deuerling-Zheng, Yu
    Lell, Michael
    Galant, Adam
    Hornegger, Joachim
    COMPUTERIZED MEDICAL IMAGING AND GRAPHICS, 2006, 30 (05) : 279 - 289
  • [43] A LOW ENERGY HEVC SUB-PIXEL INTERPOLATION HARDWARE
    Kalali, Ercan
    Hamzaoglu, Ilker
    2014 IEEE INTERNATIONAL CONFERENCE ON IMAGE PROCESSING (ICIP), 2014, : 1218 - 1222
  • [44] Novel data storage for H.264 motion compensation: system architecture and hardware implementation
    Matei, Elena
    van Praet, Christophe
    Bauwelinck, Johan
    Cautereels, Paul
    de Lumley, Edith G.
    EURASIP JOURNAL ON IMAGE AND VIDEO PROCESSING, 2011,
  • [45] Novel data storage for H.264 motion compensation: system architecture and hardware implementation
    Elena Matei
    Christophe van Praet
    Johan Bauwelinck
    Paul Cautereels
    Edith G de Lumley
    EURASIP Journal on Image and Video Processing, 2011
  • [46] Hardware implementation of PSO-based approximate DST transform for VVC standard
    Sonda Ben Jdidia
    Fatma Belghith
    Amin Sallem
    Maher Jridi
    Nouri Masmoudi
    Journal of Real-Time Image Processing, 2022, 19 : 87 - 101
  • [47] Parallelization of motion compensation algorithm based on reconfigurable video array processor
    Xie Xiaoyan
    Lei Xiang
    Zhou Jinna
    Zhu Yun
    Jiang Lin
    TheJournalofChinaUniversitiesofPostsandTelecommunications, 2019, 26 (06) : 83 - 93
  • [48] Parallelization of motion compensation algorithm based on reconfigurable video array processor
    Xiaoyan X.
    Xiang L.
    Jinna Z.
    Yun Z.
    Lin J.
    J. China Univ. Post Telecom., 2019, 6 (83-93): : 83 - 93
  • [49] Super-resolution network-based fractional-pixel motion compensation
    Zhensen Chen
    Jianran Liu
    Jingmin Yang
    Wenyuan Yang
    Signal, Image and Video Processing, 2021, 15 : 1547 - 1554
  • [50] On Reconfigurable Fabrics for Intelligent Hardware Systems
    Eldash, Omar
    Khalil, Kasem
    Bayoumi, Magdy
    2017 24TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS (ICECS), 2017, : 136 - 139