A Reconfigurable Fractional Interpolation Hardware for VVC Motion Compensation

被引:12
|
作者
Azgin, Hasan [1 ]
Mert, Ahmet Can [1 ]
Kalali, Ercan [1 ]
Hamzaoglu, Ilker [1 ]
机构
[1] Sabanci Univ, Fac Engn & Nat Sci, Istanbul, Turkey
来源
2018 21ST EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN (DSD 2018) | 2018年
关键词
VVC; motion compensation; fractional interpolation; hardware implementation; FPGA; HEVC; ARCHITECTURE;
D O I
10.1109/DSD.2018.00030
中图分类号
TP39 [计算机的应用];
学科分类号
081203 ; 0835 ;
摘要
Fractional interpolation is one of the most computationally complex parts of video compression standards. Fractional interpolation in Versatile Video Coding (VVC) standard has much higher computational complexity than fractional interpolation in previous video compression standards. In this paper, a reconfigurable VVC fractional interpolation hardware for motion compensation is designed and implemented using Verilog HDL. The proposed hardware is the first VVC fractional interpolation hardware for motion compensation in the literature. It interpolates necessary fractional pixels for 1/16 pixel accuracy for all prediction unit sizes. The proposed VVC fractional interpolation hardware, in the worst case, can process 66 quad full HD (3840x2160) frames per second. It has up to 77% less power consumption than baseline VVC fractional interpolation hardware.
引用
收藏
页码:99 / 103
页数:5
相关论文
共 50 条
  • [21] Interpolation-Free Fractional-Pixel Motion Estimation Algorithms with Efficient Hardware Implementation
    Sayed, Mohammed S.
    Badawy, Wael
    Jullien, Graham
    JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2012, 67 (02): : 139 - 155
  • [22] A Reconfigurable Implementation of Motion Compensation in HEVC
    Xie, Xiaoyan
    Lei, Xiang
    Zhou, Jinna
    Zhu, Yun
    Jiang, Lin
    2019 ASIA-PACIFIC SIGNAL AND INFORMATION PROCESSING ASSOCIATION ANNUAL SUMMIT AND CONFERENCE (APSIPA ASC), 2019, : 1449 - 1454
  • [23] Error Resilience Evaluation of Approximate Storage in the Motion Compensation of VVC Decoders
    Soares, Renira
    Isquierdo, Matheus
    Sampaio, Felipe
    Rahmani, Amir
    Dutt, Nikil
    Correa, Guilherme
    Palomino, Daniel
    Zatt, Bruno
    2023 IEEE 14TH LATIN AMERICA SYMPOSIUM ON CIRCUITS AND SYSTEMS, LASCAS, 2023, : 64 - 67
  • [24] Design of Efficient Perspective Affine Motion Estimation/Compensation for Versatile Video Coding (VVC) Standard
    Choi, Young-Ju
    Jun, Dong-San
    Cheong, Won-Sik
    Kim, Byung-Gyu
    ELECTRONICS, 2019, 8 (09)
  • [25] Deinterlacing using directional interpolation and motion compensation
    Kwon, H
    Sohn, K
    Lee, C
    IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 2003, 49 (01) : 198 - 203
  • [26] Deinterlacing using directional interpolation and motion compensation
    Kwon, O
    Sohn, K
    Lee, C
    IMAGE AND VIDEO COMMUNICATIONS AND PROCESSING 2003, PTS 1 AND 2, 2003, 5022 : 604 - 611
  • [27] Hardware implementation of PSO-based approximate DST transform for VVC standard
    Ben Jdidia, Sonda
    Belghith, Fatma
    Sallem, Amin
    Jridi, Maher
    Masmoudi, Nouri
    JOURNAL OF REAL-TIME IMAGE PROCESSING, 2022, 19 (01) : 87 - 101
  • [28] 3D GEOMETRY-BASED GLOBAL MOTION COMPENSATION FOR VVC
    Golestani, Hossein Bakhshi
    Sauer, Johannes
    Rohlfmg, Christian
    Ohm, Jens-Rainer
    2021 IEEE INTERNATIONAL CONFERENCE ON IMAGE PROCESSING (ICIP), 2021, : 2054 - 2058
  • [29] Reconfigurable Hardware for Machine Learning Applications
    Vranjkovic, Vuk S.
    Struharik, Rastislav J. R.
    Novak, Ladislav A.
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2015, 24 (05)
  • [30] Low-Power and Memory-Aware Approximate Hardware Architecture for Fractional Motion Estimation Interpolation on HEVC
    Penny, Wagner
    Correa, Guilherme
    Agostini, Luciano
    Palomino, Daniel
    Porto, Marcelo
    Nazar, Gabriel
    Zatt, Bruno
    2020 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2020,