A Reconfigurable Fractional Interpolation Hardware for VVC Motion Compensation

被引:14
作者
Azgin, Hasan [1 ]
Mert, Ahmet Can [1 ]
Kalali, Ercan [1 ]
Hamzaoglu, Ilker [1 ]
机构
[1] Sabanci Univ, Fac Engn & Nat Sci, Istanbul, Turkey
来源
2018 21ST EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN (DSD 2018) | 2018年
关键词
VVC; motion compensation; fractional interpolation; hardware implementation; FPGA; HEVC; ARCHITECTURE;
D O I
10.1109/DSD.2018.00030
中图分类号
TP39 [计算机的应用];
学科分类号
081203 ; 0835 ;
摘要
Fractional interpolation is one of the most computationally complex parts of video compression standards. Fractional interpolation in Versatile Video Coding (VVC) standard has much higher computational complexity than fractional interpolation in previous video compression standards. In this paper, a reconfigurable VVC fractional interpolation hardware for motion compensation is designed and implemented using Verilog HDL. The proposed hardware is the first VVC fractional interpolation hardware for motion compensation in the literature. It interpolates necessary fractional pixels for 1/16 pixel accuracy for all prediction unit sizes. The proposed VVC fractional interpolation hardware, in the worst case, can process 66 quad full HD (3840x2160) frames per second. It has up to 77% less power consumption than baseline VVC fractional interpolation hardware.
引用
收藏
页码:99 / 103
页数:5
相关论文
共 17 条
[1]  
[Anonymous], IEEE 20 INT C EL CIR
[2]  
[Anonymous], 2015, SG16COM16C806 ITUT
[3]  
[Anonymous], 2013, IEEE INT C CONS EL B
[4]  
[Anonymous], 2012, document JCTVC-H1100 of JCT-VC
[5]  
[Anonymous], 16 EUR C DIG SYST DE
[6]   Reconfigurable Intra Prediction Hardware for Future Video Coding [J].
Azgin, Hasan ;
Mert, Ahmet Can ;
Kalali, Ercan ;
Hamzaoglu, Ilker .
IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 2017, 63 (04) :419-425
[7]   All-Optical Switching of Magnetic Tunnel Junctions with Single Subpicosecond Laser Pulses [J].
Chen, Jun-Yang ;
He, Li ;
Wang, Jian-Ping ;
Li, Mo .
PHYSICAL REVIEW APPLIED, 2017, 7 (02)
[8]   A Reconfigurable Hardware Architecture for Fractional Pixel Interpolation in High Efficiency Video Coding [J].
Diniz, Claudio M. ;
Shafique, Muhammad ;
Bampi, Sergio ;
Henkel, Joerg .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2015, 34 (02) :238-251
[9]   A High Performance FPGA-Based Architecture for the Future Video Coding Adaptive Multiple Core Transform [J].
Garrido, Matias J. ;
Pescador, Fernando ;
Chavarrias, M. ;
Lobo, P. J. ;
Sanz, Cesar .
IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 2018, 64 (01) :53-60
[10]  
Kalali E., 2012, 2012 22nd International Conference on Field Programmable Logic and Applications (FPL), P719, DOI 10.1109/FPL.2012.6339161