A 9.08 ENOB 10b 400MS/s Subranging SAR ADC with Subsetted CDAC and PDAS in 40nm CMOS

被引:6
|
作者
Yu, Qiang [1 ]
Zhou, Xiong [1 ]
Hu, Kefeng [1 ]
Huang, Zijian [1 ]
Chen, Haiwen [1 ]
Si, Xin [1 ]
Yang, Jinda [2 ]
Li, Qiang [1 ]
机构
[1] Univ Elect Sci & Technol China, Inst Integrated Circuits & Syst, Chengdu, Peoples R China
[2] Chengdu Sino Microelect Technol, Chengdu, Peoples R China
基金
中国国家自然科学基金;
关键词
SAR ADC; subranging; PDAS; dynamic circuit design;
D O I
10.1109/ESSCIRC53450.2021.9567859
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this work, a 10b 400MS/s single-channel SAR ADC is reported. Without an auxiliary sub-ADC, a subranging architecture is proposed, where only one comparator is used with the subsetted capacitive DAC (CDAC), eliminating the mismatch of comparators and saving area. For the subranging process, a partial detect-and-skip (PDAS) switching scheme is proposed, which improves both power efficiency and linearity without delay overhead. In addition, the dynamic logic circuits, including dynamic asynchronous loop (DAL) and dynamic SAR logic (DSL), are improved to reduce the power and logic propagation delay. Fabricated in a 40 nm CMOS process, this single-channel prototype operates at an enhanced sampling rate of 400 MS/s. At Nyquist, 56.4 dB SNDR and 73.1 dB SFDR are achieved. The ADC draws 3.46mW from a single 1.2V supply, leading to a FoMw of 16.0fJ/ conversion-step.
引用
收藏
页码:391 / 394
页数:4
相关论文
共 50 条
  • [1] A 10b 200MS/s 0.82mW SAR ADC in 40nm CMOS
    Huang, Guan-Ying
    Chang, Soon-Jyh
    Lin, Ying-Zu
    Liu, Chun-Cheng
    Huang, Chun-Po
    PROCEEDINGS OF THE 2013 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC), 2013, : 289 - 292
  • [2] A 0.85fJ/conversion-step 10b 200kS/s Subranging SAR ADC in 40nm CMOS
    Tai, Hung-Yen
    Hu, Yao-Sheng
    Chen, Hung-Wei
    Chen, Hsin-Shu
    2014 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE DIGEST OF TECHNICAL PAPERS (ISSCC), 2014, 57 : 196 - +
  • [3] A 10b 400MS/s 2x-Time-Interleaved 2-Then-lb/Cycle SAR ADC in 90nm CMOS
    Lin, Wei-Chung
    Chang, Yung-Chi
    Chung, Yung-Hui
    2024 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, ISCAS 2024, 2024,
  • [4] An 8.1 ENOB 10bit 400MS/s Pipelined ADC Using SAR and Sub-ranging Flash
    Kwon, Yigi
    Min, Byounghan
    Lee, Jinhwan
    Lee, Wooyol
    Yang, Sunghyun
    2021 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2021,
  • [5] A 10b 160-MS/s Domino-SAR ADC in 90nm CMOS
    Chung, Yung-Hui
    Yeh, Hsuan-Chih
    Chang, Che-Wei
    2018 7TH IEEE INTERNATIONAL SYMPOSIUM ON NEXT-GENERATION ELECTRONICS (ISNE), 2018, : 76 - 77
  • [6] A 0.6V 6.4fJ/conversion-step 10-bit 150MS/s Subranging SAR ADC in 40nm CMOS
    Hu, Yao-Sheng
    Shih, Chi-Huai
    Tai, Hung-Yen
    Chen, Hung-Wei
    Chen, Hsin-Shu
    2014 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC), 2014, : 81 - 84
  • [7] A 10-b 2b/cycle 300MS/s SAR ADC with a Single Differential DAC in 40nm CMOS
    Song, Jeonggoo
    Tang, Xiyuan
    Sun, Nan
    2017 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2017,
  • [8] A 7b 400 MS/s pipelined SAR ADC in 65 nm CMOS
    Ding, Ruixue
    Dang, Li
    Lin, Hanchao
    Sun, Depeng
    Liu, Shubin
    Zhu, Zhangming
    MICROELECTRONICS JOURNAL, 2020, 95
  • [9] A 10-b 750μW 200MS/s Fully Dynamic Single-Channel SAR ADC in 40nm CMOS
    Tang, Xiyuan
    Chen, Long
    Song, Jeonggoo
    Sun, Nan
    ESSCIRC CONFERENCE 2016, 2016, : 413 - 416
  • [10] An 11-bit 250MS/s subrange-SAR ADC in 40nm CMOS
    Wei, Shushu
    Gu, Xian
    Li, Fule
    Wang, Zhihua
    2016 5TH INTERNATIONAL SYMPOSIUM ON NEXT-GENERATION ELECTRONICS (ISNE), 2016,