System-in-package integration of passives using 3D through-silicon vias

被引:0
|
作者
Roozeboom, F. [1 ]
Dekkers, W. [1 ]
Lamy, Y. [1 ]
Klootwijk, J. H. [2 ]
van Grunsven, E. [2 ]
Kim, H. -D. [3 ]
机构
[1] NXP TSMC Res Ctr, NL-5656 AE Eindhoven, Netherlands
[2] Philips Res Labs, Eindhoven, Netherlands
[3] Jusung Engn Co Ltd, Gyunggi Do, South Korea
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Future generations of cellular RF transceivers require higher degrees of integration, preferably using the third dimension. System-in-Package (SiP) applications have been shown for integrated 3D "trench" capacitors in silicon with a new world record capacitance density of >= 400F/mm(2) and break-down voltage >6V using Atomic Layer Deposition (ALD) of multiple MIM layer stacks of high-k dielectrics (Al2O3) and conductive layers (TiN). Different techniques may be used for through-silicon via (TSV) drilling and filling to allow for 3D die and wafer stacking with a small form factor. Both dry and we methods were applied successfully in both the drilling and fill electrochemical etching yields ultrafine high aspect ratio (similar to 1.5 mu mx200 mu m) vias. A new "bottom-up" Cu-electroplating method and some preliminary Cu-paste filling tests show options for via metal formation.
引用
收藏
页码:38 / +
页数:5
相关论文
共 50 条
  • [21] Modeling and Measurement of 3D Solenoid Inductor Based on Through-Silicon Vias
    YIN Xiangkun
    WANG Fengjuan
    ZHU Zhangming
    Vasilis F.Pavlidis
    LIU Xiaoxian
    LU Qijun
    LIU Yang
    YANG Yintang
    Chinese Journal of Electronics, 2023, 32 (02) : 365 - 374
  • [22] Modeling and Measurement of 3D Solenoid Inductor Based on Through-Silicon Vias
    Yin, Xiangkun
    Wang, Fengjuan
    Zhu, Zhangming
    Pavlidis, Vasilis F.
    Liu, Xiaoxian
    Lu, Qijun
    Liu, Yang
    Yang, Yintang
    CHINESE JOURNAL OF ELECTRONICS, 2023, 32 (02) : 365 - 374
  • [23] Wafer Level 3D System integration based on Silicon Interposers with Through Silicon Vias
    Zoschke, Kai
    Oppermann, Hermann
    Manier, C. -A.
    Ndip, Ivan
    Puschmann, Rene
    Ehrmann, Oswin
    Wolf, Juergen
    Lang, Klaus-Dieter
    PROCEEDINGS OF THE 2012 IEEE 14TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE, 2012, : 8 - 13
  • [24] Fabrication and Electrical Characterization of High Aspect Ratio Through-Silicon Vias with Polyimide Liner for 3D Integration
    Chen, Xuyan
    Chen, Zhiming
    Xiao, Lei
    Hao, Yigang
    Wang, Han
    Ding, Yingtao
    Zhang, Ziyue
    MICROMACHINES, 2022, 13 (07)
  • [25] Integration of Tantalum Pentoxide Capacitors with Through-Silicon Vias
    Tegueu, Alphonse Kamto
    Liu, Yang
    Jacob, Susan
    Glover, Michael D.
    Schaper, Leonard W.
    Burkett, Susan L.
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2011, 1 (10): : 1508 - 1516
  • [26] Effect of Scaling Copper Through-Silicon Vias on Stress and Reliability for 3D Interconnects
    Spinella, Laura
    Park, Miseok
    Im, Jang-Hi
    Ho, Paul
    Tamura, Nobumichi
    Jiang, Tengfei
    2016 IEEE INTERNATIONAL INTERCONNECT TECHNOLOGY CONFERENCE / ADVANCED METALLIZATION CONFERENCE (IITC/AMC), 2016, : 80 - 82
  • [27] Electrical Characterization Method to Study Barrier Integrity in 3D Through-Silicon Vias
    Li, Y. -L.
    Velenis, D.
    Kauerauf, T.
    Stucchi, M.
    Civale, Y.
    Redolfi, A.
    Croes, K.
    2012 IEEE 62ND ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2012, : 304 - 308
  • [28] Novel through-silicon vias for enhanced signal integrity in 3D integrated systems
    方孺牛
    孙新
    缪旻
    金玉丰
    Journal of Semiconductors, 2016, 37 (10) : 97 - 102
  • [29] Novel through-silicon vias for enhanced signal integrity in 3D integrated systems
    Fang Runiu
    Sun Xin
    Miao Min
    Jin Yufeng
    JOURNAL OF SEMICONDUCTORS, 2016, 37 (10)
  • [30] Combined Symbol Error Correction and Spare Through-Silicon Vias for 3D Memories
    Garcia-Herrero, Francisco
    Sanchez-Macian, Alfonso
    Maestro, Juan Antonio
    IEEE TRANSACTIONS ON EMERGING TOPICS IN COMPUTING, 2021, 9 (04) : 2139 - 2145