A Background Calibration Technique to Control the Bandwidth of Digital PLLs

被引:19
作者
Mercandelli, Mario [1 ]
Grimaldi, Luigi [1 ]
Bertulessi, Luca [1 ]
Samori, Carlo [1 ]
Lacaita, Andrea L. [1 ]
Levantino, Salvatore [1 ]
机构
[1] Politecn Milan, Dipartimento Elettron Informaz & Bioingn, I-20133 Milan, Italy
关键词
Adaptive gain control; all-digital phase-locked loop (ADPLL); bang-bang; digitally controlled oscillator (DCO); digital phase-locked loop (DPLL); fractional-N; frequency synthesis; jitter; lead-lag; loop bandwidth calibration; phase noise; phase-locked loop (PLL); time-to-digital converter (TDC); TDC-less; PHASE-LOCKED LOOP; COMPENSATION TECHNIQUE; FREQUENCY-SYNTHESIZER; GAIN; POWER; NONLINEARITY; CMOS; CDRS;
D O I
10.1109/JSSC.2018.2866454
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a technique to regulate the bandwidth of digital phase-locked loops (PLLs), where a fully digital automatic control circuit, running in background, is used to desensitize loop gain from analog parameters. The method that is based on an adaptive least-mean-squares algorithm requires no injection of a training sequence, potentially degrading phase noise performance, and is suitable in particular for bang-bang PLLs, where the bandwidth depends on the input noise. The operating principle is first introduced and discussed with the help of an intuitive time-domain model, and the algorithm extension addressing the practical implementation issues associated with loop latency is then presented. The calibration circuit is embedded in a 65-nm CMOS digital PLL that achieves 400-fs integrated rms jitter with a power consumption of 4.5 mW. The algorithm enables digital programmability of loop bandwidth from 100 kHz to 2 MHz with an error below 1 dB between the theoretical and measured PLL noise transfer functions.
引用
收藏
页码:3243 / 3255
页数:13
相关论文
共 31 条
[11]   A Loop Gain Optimization Technique for Integer-N-TDC-Based Phase-Locked Loops [J].
Kuan, Ting-Kuei ;
Liu, Shen-Iuan .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2015, 62 (07) :1873-1882
[12]   An Automatic Loop Gain Control Algorithm for Bang-Bang CDRs [J].
Kwon, Soon-Won ;
Lee, Joon-Yeong ;
Lee, Jinhee ;
Han, Kwangseok ;
Kim, Taeho ;
Lee, Sangeun ;
Lee, Jeong-Sup ;
Yoon, Taehun ;
Won, Hyosup ;
Park, Jinho ;
Bae, Hyeon-Min .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2015, 62 (12) :2817-2828
[13]  
Lee SP, 2010, IEEE INT SYMP CIRC S, P3401, DOI 10.1109/ISCAS.2010.5537860
[14]  
Levantino S, 2016, PROC EUR SOLID-STATE, P329, DOI 10.1109/ESSCIRC.2016.7598309
[15]   An Adaptive Pre-Distortion Technique to Mitigate the DTC Nonlinearity in Digital PLLs [J].
Levantino, Salvatore ;
Marzin, Giovanni ;
Samori, Carlo .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2014, 49 (08) :1762-1772
[16]   Loop Gain Adaptation for Optimum Jitter Tolerance in Digital CDRs [J].
Liang, Joshua ;
Sheikholeslami, Ali ;
Tamura, Hirotaka ;
Ogata, Yuuki ;
Yamaguchi, Hisakatsu .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2018, 53 (09) :2696-2708
[17]   A Fast-Locking All-Digital Phase-Locked Loop With Dynamic Loop Bandwidth Adjustment [J].
Lin, Jung-Mao ;
Yang, Ching-Yuan .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2015, 62 (10) :2411-2422
[18]   Exploiting Stochastic Resonance to Enhance the Performance of Digital Bang-Bang PLLs [J].
Marucci, Giovanni ;
Levantino, Salvatore ;
Maffezzoni, Paolo ;
Samori, Carlo .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2013, 60 (10) :632-636
[19]  
Marzin G, 2014, ISSCC DIG TECH PAP I, V57, P54, DOI 10.1109/ISSCC.2014.6757335
[20]   A 20 Mb/s Phase Modulator Based on a 3.6 GHz Digital PLL With-36 dB EVM at 5 mW Power [J].
Marzin, Giovanni ;
Levantino, Salvatore ;
Samori, Carlo ;
Lacaita, Andrea L. .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2012, 47 (12) :2974-2988