A Background Calibration Technique to Control the Bandwidth of Digital PLLs

被引:19
作者
Mercandelli, Mario [1 ]
Grimaldi, Luigi [1 ]
Bertulessi, Luca [1 ]
Samori, Carlo [1 ]
Lacaita, Andrea L. [1 ]
Levantino, Salvatore [1 ]
机构
[1] Politecn Milan, Dipartimento Elettron Informaz & Bioingn, I-20133 Milan, Italy
关键词
Adaptive gain control; all-digital phase-locked loop (ADPLL); bang-bang; digitally controlled oscillator (DCO); digital phase-locked loop (DPLL); fractional-N; frequency synthesis; jitter; lead-lag; loop bandwidth calibration; phase noise; phase-locked loop (PLL); time-to-digital converter (TDC); TDC-less; PHASE-LOCKED LOOP; COMPENSATION TECHNIQUE; FREQUENCY-SYNTHESIZER; GAIN; POWER; NONLINEARITY; CMOS; CDRS;
D O I
10.1109/JSSC.2018.2866454
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a technique to regulate the bandwidth of digital phase-locked loops (PLLs), where a fully digital automatic control circuit, running in background, is used to desensitize loop gain from analog parameters. The method that is based on an adaptive least-mean-squares algorithm requires no injection of a training sequence, potentially degrading phase noise performance, and is suitable in particular for bang-bang PLLs, where the bandwidth depends on the input noise. The operating principle is first introduced and discussed with the help of an intuitive time-domain model, and the algorithm extension addressing the practical implementation issues associated with loop latency is then presented. The calibration circuit is embedded in a 65-nm CMOS digital PLL that achieves 400-fs integrated rms jitter with a power consumption of 4.5 mW. The algorithm enables digital programmability of loop bandwidth from 100 kHz to 2 MHz with an error below 1 dB between the theoretical and measured PLL noise transfer functions.
引用
收藏
页码:3243 / 3255
页数:13
相关论文
共 31 条
[1]  
[Anonymous], 2009, IEEE INT SOLID STATE, DOI DOI 10.1109/LMWC.2019.2954217
[2]  
[Anonymous], 2002, ADAPTIVE FILTER THEO
[3]   PLL-Based Wideband Frequency Modulator: Two-Point Injection Versus Pre-Emphasis Technique [J].
Cherniak, Dmytro ;
Samori, Carlo ;
Nonis, Roberto ;
Levantino, Salvatore .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2018, 65 (03) :914-924
[4]  
Da Dalt N, 2006, IEEE T CIRCUITS-II, V53, P1195, DOI [10.1109/TSCII.2006.883197, 10.1109/TCSII.2006.883197]
[5]   Linearized Analysis of a Digital Bang-Bang PLL and Its Validity Limits Applied to Jitter Transfer and Jitter Generation [J].
Da Dalt, Nicola .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2008, 55 (11) :3663-3675
[6]   An Integral Path Self-Calibration Scheme for a Dual-Loop PLL [J].
Ferriss, Mark ;
Plouchart, Jean-Olivier ;
Natarajan, Arun ;
Rylyakov, Alexander ;
Parker, Ben ;
Tierno, Jose A. ;
Babakhani, A. ;
Yaldiz, Soner ;
Valdes-Garcia, Alberto ;
Sadhu, Bodhisatwa ;
Friedman, Daniel J. .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2013, 48 (04) :996-1008
[7]   An Optimum Loop Gain Tracking All-Digital PLL Using Autocorrelation of Bang-Bang Phase-Frequency Detection [J].
Jang, Sungchun ;
Kim, Sungwoo ;
Chu, Sang-Hyeok ;
Jeong, Gyu-Seob ;
Kim, Yoonsoo ;
Jeong, Deog-Kyoon .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2015, 62 (09) :836-840
[8]   Bandwidth Compensation Technique for Digital PLL [J].
Joshi, Archit ;
Midha, Gagan .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2016, 63 (11) :1044-1048
[9]   A 0.3-1.4 GHz All-Digital Fractional-N PLL With Adaptive Loop Gain Controller [J].
Kim, Deok-Soo ;
Song, Heesoo ;
Kim, Taeho ;
Kim, Suhwan ;
Jeong, Deog-Kyoon .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2010, 45 (11) :2300-2311
[10]   A Bang-Bang Phase-Locked Loop Using Automatic Loop Gain Control and Loop Latency Reduction Techniques [J].
Kuan, Ting-Kuei ;
Liu, Shen-Iuan .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2016, 51 (04) :821-831