A low-power integrated circuit for remote speech recognition

被引:1
|
作者
Borgatti, M [1 ]
Felici, M [1 ]
Ferrari, A [1 ]
Guerrieri, R [1 ]
机构
[1] Univ Bologna, DEIS, I-40136 Bologna, Italy
关键词
CMOS digital integrated circuits; digital signal processors; low-power circuits; low-voltage circuits; speech analysis; speech recognition;
D O I
10.1109/4.701266
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, a low-power, low-voltage speech processing system is presented. The system is intended to be used in remote speech recognition applications where feature extraction is performed on terminal and high-complexity recognition tasks are moved to a remote server accessed through a radio link. The proposed system is based on a CMOS feature extraction chip for speech recognition that computes 15 cepstrum parameters, each 8 ms, and dissipates 30 mu W at 0.9-V supply. Single-cell battery operation is achieved. Processing relies on a novel feature extraction algorithm using 1-bit A/D conversion of the input speech signal. The chip has been implemented as a gate array in a standard 0.5-mu m, three-metal CMOS technology. The average energy required to process a single word of the TI46 speech corpus is 10 mu J. It achieves recognition rates over 98% in isolated-word speech recognition tasks.
引用
收藏
页码:1082 / 1089
页数:8
相关论文
共 50 条
  • [1] A Low-Power Hardware Search Architecture for Speech Recognition
    Bourke, Patrick J.
    Rutenbar, Rob A.
    INTERSPEECH 2008: 9TH ANNUAL CONFERENCE OF THE INTERNATIONAL SPEECH COMMUNICATION ASSOCIATION 2008, VOLS 1-5, 2008, : 2102 - 2105
  • [2] A Low-Power, High-Performance Speech Recognition Accelerator
    Yazdani, Reza
    Arnau, Jose-Maria
    Gonzalez, Antonio
    IEEE TRANSACTIONS ON COMPUTERS, 2019, 68 (12) : 1817 - 1831
  • [3] Design of a Low-Power Coprocessor for Mid-Size Vocabulary Speech Recognition Systems
    Li, Peng
    Tang, Hua
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2011, 58 (05) : 961 - 970
  • [4] A Low-Power Integrated Circuit for Interaural Time Delay Estimation Without Delay Lines
    Chacon-Rodriguez, A.
    Martin-Pirchio, F.
    Sanudo, S.
    Julian, P.
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2009, 56 (07) : 575 - 579
  • [5] A Sound Activity Detector Embedded Low-Power MEMS Microphone Readout Interface for Speech Recognition
    Yang, Youngtae
    Cho, Jun Soo
    Lee, Byunggyu
    Kim, Suhwan
    2019 IEEE/ACM INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN (ISLPED), 2019,
  • [6] A Low-Power Speech Recognizer and Voice Activity Detector Using Deep Neural Networks
    Price, Michael
    Glass, James
    Chandrakasan, Anantha P.
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2018, 53 (01) : 66 - 75
  • [7] Time-Encoding-Based Ultra-Low Power Features Extraction Circuit for Speech Recognition Tasks
    Gutierrez, Eric
    Perez, Carlos
    Hernandez, Fernando
    Hernandez, Luis
    ELECTRONICS, 2020, 9 (03)
  • [8] Low-power Circuit Structures for Chip-scale Stimulating Implants
    Lehmann, Torsten
    Jung, Louis
    Moghe, Yashodhan
    Chun, Hosung
    Yang, Yuanyuan
    Alex, Asish Zac
    2012 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS), 2012, : 312 - 315
  • [9] A low-power, voice-controlled, H.263 video decoder for portable applications
    Bolcioni, L
    Borgatti, M
    Felici, M
    Rambaldi, R
    Guerrieri, R
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1998, 33 (11) : 1810 - 1819
  • [10] Low-Power Analog Integrated Circuits for Wireless ECG Acquisition Systems
    Tsai, Tsung-Heng
    Hong, Jia-Hua
    Wang, Liang-Hung
    Lee, Shuenn-Yuh
    IEEE TRANSACTIONS ON INFORMATION TECHNOLOGY IN BIOMEDICINE, 2012, 16 (05): : 907 - 917