A 0.0067-mm2 12-bit 20-MS/s SAR ADC Using Digital Place-and-Route Tools in 40-nm CMOS

被引:8
作者
Tsai, Yao-Hung [1 ,2 ]
Liu, Shen-Iuan [1 ,2 ]
机构
[1] Natl Taiwan Univ, Grad Inst Elect Engn, Taipei 10617, Taiwan
[2] Natl Taiwan Univ, Dept Elect Engn, Taipei 10617, Taiwan
关键词
Standards; Capacitance; Capacitors; Analog-digital conversion; Registers; Metals; Layout; Analog-to-digital converter (ADC); bootstrapped switch; capacitive digital-to-analog converter; digital place-and-route (DPR); dynamic logic; successive approximation register (SAR); CALIBRATION; 10-BIT; CDAC;
D O I
10.1109/TVLSI.2022.3170325
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A 12-bit 20-MS/s asynchronous successive approximation register (SAR) analog-to-digital converter (ADC) is presented by using the digital place-and-route (DPR) tools. The macrocells for the capacitive digital-to-analog converter, the bootstrapped switch, and the dynamic comparator are presented. The custom standard cells for the dynamic SAR logic are also presented. By using the macrocells and the custom standard ones, the layout of this SAR ADC is completed by using the DPR tools. Several techniques are presented to improve the parasitic capacitances, the current density of the metal interconnections, and the nonideal effects caused by the DPR tools. This SAR ADC is fabricated in 40-nm CMOS technology and its active area is 0.0067 mm(2). To compare with the full-custom method, the proposed DPR flow has speeded up by a factor of 288 to complete the interconnection wires. Its power dissipation is 363 mu W at 20 MS/s and the calculated Walden FoM is 23 fJ/c. step at Nyquist frequency.
引用
收藏
页码:905 / 914
页数:10
相关论文
共 33 条
[1]   A 1.5-V, 10-bit, 14.3-MS/s CMOS pipeline analog-to-digital converter [J].
Abo, AM ;
Gray, PR .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1999, 34 (05) :599-606
[2]   An 8-Bit 800 MS/s Loop-Unrolled SAR ADC With Common-Mode Adaptive Background Offset Calibration in 28 nm FDSOI [J].
Akkaya, Ayca ;
Celik, Firat ;
Leblebici, Yusuf .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2021, 68 (07) :2766-2774
[3]  
[Anonymous], 2021, VIRT NC VER ENV US G
[4]  
[Anonymous], 2002, CAL VER US MAN
[5]  
[Anonymous], 2004, CAD ABSTRT GEN US GU
[6]  
[Anonymous], 2005, ENC US GUID
[7]   A Calibration-Free 12-bit 50-MS/s Full-Analog SAR ADC With Feedback Zero-Crossing Detectors [J].
Chang, Kwuang-Han ;
Hsieh, Chih-Cheng .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2019, 54 (06) :1624-1635
[8]   A Hybrid Design Automation Tool for SAR ADCs in IoT [J].
Ding, Ming ;
Harpe, Pieter ;
Chen, Guibin ;
Busze, Benjamin ;
Liu, Yao-Hong ;
Bachmann, Christian ;
Philips, Kathleen ;
van Roermund, Arthur .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2018, 26 (12) :2853-2862
[9]   A 46 μW 13 b 6.4 MS/s SAR ADC With Background Mismatch and Offset Calibration [J].
Ding, Ming ;
Harpe, Pieter ;
Liu, Yao-Hong ;
Busze, Benjamin ;
Philips, Kathleen ;
de Groot, Harmke .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2017, 52 (02) :423-432