A Systematic Failure Analysis Approach to Determine True Electrical Overstress Failures on Integrated Circuits

被引:2
作者
De La Cruz, Em Julius [1 ]
机构
[1] Maxim Integrated, Gateway Business Pk, Gen Trias, Cavite, Philippines
来源
2019 IEEE 26TH INTERNATIONAL SYMPOSIUM ON PHYSICAL AND FAILURE ANALYSIS OF INTEGRATED CIRCUITS (IPFA) | 2019年
关键词
EOS; Electrically Induced Physical Damage; Absolute Maximum Rating;
D O I
10.1109/ipfa47161.2019.8984756
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Root cause determination of electrical overstress (EOS) failures has become significantly important because of the automotive industry's continual quest for quality improvement. The determination of EOS as the failure type in a defective IC is important, but incomplete without accurately attributing the failure to a root cause such as a design flaw, manufacturing defect or exposure to electrical stresses beyond the recommended operating conditions. Further improvement in outgoing quality depends on an efficient and effective failure analysis process to distinguish between units that fail due to EOS events, where recommended operating limits are exceeded, and units that fail due to a latent defect. This paper presents a systematic approach to failure analysis of EOS that accurately determines failure root cause. Case studies are presented that illustrate the process and resulting root cause conclusions that enable implementation of appropriate corrective actions.
引用
收藏
页数:6
相关论文
共 7 条
[1]  
Bautista T.J., 2018, MAXIM INTEGRATED DEC
[2]  
Casabuena C.M., 2017, MAXIM INTEGRATED MAR
[3]  
ESD Council on ESD Target Levels, 2016, 4 ESD COUNC ESD TARG, P3
[4]  
Kaschani K.T., 2011, EOS ESD S
[5]  
Wang Z., 2017, MAXIM INTEGRATED AUG
[6]  
Welsher T.L., 2016, RETHINKING ELECT OVE, P43
[7]   DETERMINATION OF THRESHOLD FAILURE LEVELS OF SEMICONDUCTOR DIODES AND TRANSISTORS DUE TO PULSE VOLTAGES [J].
WUNSCH, DC ;
BELL, RR .
IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 1968, NS15 (06) :244-+