RTL power estimation in an HDL-based design flow

被引:2
|
作者
Bruno, M
Macii, A
Poncino, M
机构
[1] BullDast Srl, I-10121 Turin, Italy
[2] Politecn Torino, Dipartimento Automat & Informat, I-10129 Turin, Italy
来源
IEE PROCEEDINGS-COMPUTERS AND DIGITAL TECHNIQUES | 2005年 / 152卷 / 06期
关键词
D O I
10.1049/ip-cdt:20045181
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Power estimation at the register-transfer level (RTL) is usually narrowed down to the problem of building accurate power models for the modules corresponding to RTL operators. It is shown that, when RTL power estimation is integrated into a realistic design flow based oil an HDL description, other types of primitives need to be accurately modelled. In particular, a significant part of the RTL functionality is realised by sparse logic elements. The proposed estimation strategy replaces the low-effort synthesis that is typically used for this type of fine-grain primitives with all empirical power model based on parameters that can be extracted from either the internal representation of the design or from RTL simulation data. The model can be made scalable with respect to technology, and provides very good accuracy (13% on average, measured oil a set of industrial benchmarks). Using a similar statistical paradigm, accurate (about 20% average error) models for the power consumption of internal wires are also presented.
引用
收藏
页码:723 / 730
页数:8
相关论文
共 50 条
  • [1] RTL power estimation in an industrial design flow
    Guardiani, C
    Macii, A
    Macii, E
    Poncino, M
    Rossello, M
    Scarsi, R
    Silvano, C
    Zafalon, R
    IEEE ALESSANDRO VOLTA MEMORIAL WORKSHOP ON LOW-POWER DESIGN, PROCEEDINGS, 1999, : 91 - 96
  • [2] Tools ease move to HDL-based FPGA design
    Lipman, J
    EDN, 1997, 42 (14) : 24 - 24
  • [3] HDL-based system engineering for automotive power applications
    Metzner, D
    Pelz, G
    Schäfer, J
    BMAS 2003: PROCEEDINGS OF THE 2003 IEEE INTERNATIONAL WORKSHOP ON BEHAVIORAL MODELING AND SIMULATION, 2003, : 122 - 127
  • [4] ADDING CRITICAL DESIGN KNOWLEDGE TO HDL-BASED DESIGNS
    CARLSON, S
    ELECTRONIC ENGINEERING, 1991, 63 (777): : S57 - S57
  • [5] Panel: Opportunities and pitfalls in HDL-Based system design
    Gupta, RK
    INTERNATIONAL CONFERENCE ON COMPUTER DESIGN - VLSI IN COMPUTERS AND PROCESSORS, PROCEEDINGS, 1996, : 56 - 57
  • [6] An RTL-to-grid design flow for power grid verification based on a statistical estimation engine
    Karampatzakis, D. P.
    Evmorfopoulos, N. E.
    Tsiampas, A. K.
    Stamoulis, G. I.
    PRIME 2006: 2ND CONFERENCE ON PH.D. RESEARCH IN MICROELECTRONIC AND ELECTRONICS, PROCEEDINGS, 2006, : 37 - +
  • [7] Making the jump to HDL-based programmable-logic design
    Conner, D
    EDN, 1997, 42 (18) : 181 - &
  • [8] HDL-BASED DESIGN TOOLS MOVE UP TO THE SOURCE LEVEL
    MALINIAK, L
    ELECTRONIC DESIGN, 1995, 43 (04) : 151 - 152
  • [9] HDL-BASED DESIGN - A REPORT CARD FROM DESIGNERS AND MANAGERS
    WEISS, R
    EDN, 1993, 38 (12) : 125 - &
  • [10] HDL-based methodology for VLSI design of AC motor controller
    Aubépart, F
    Poure, P
    Chapuis, YA
    Girerd, C
    Braun, F
    IEE PROCEEDINGS-CIRCUITS DEVICES AND SYSTEMS, 2003, 150 (01): : 38 - 44