Design of a Compact Ternary Parallel Adder/Subtractor Circuit in Quantum Computing

被引:10
|
作者
Lisa, Nusrat Jahan [1 ]
Babu, Hafiz Md Hasan [2 ]
机构
[1] Ahasnaullah Univ Sci & Technol, Dept Comp Sci & Engn, Dhaka, Bangladesh
[2] Univ Dhaka, Dept Comp Sci & Engn, Dhaka 1000, Bangladesh
来源
2015 IEEE 45TH INTERNATIONAL SYMPOSIUM ON MULTIPLE-VALUED LOGIC | 2015年
关键词
Quantum Computing; Quantum Logic; Ternary Peres Gate; Adder/Subtractor Circuit; Garbage Outputs; LOGIC;
D O I
10.1109/ISMVL.2015.23
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, we present an optimized design for the quantum ternary adder/subtractor circuit. We propose the design of quantum Ternary Peres Gate (TPG). The design of our proposed quantum ternary adder/subtractor circuit consists of two parts: a) Firstly, it has the design of a quantum ternary full-adder circuit using the proposed TPG gates; and b) Secondly, it designs the proposed adder/subtractor circuit by using the constructed full-adder in a) and M-S gates. We also propose a heuristic to design a compact ternary adder/subtractor circuit. Our circuits perform much better than the existing ones.
引用
收藏
页码:36 / 41
页数:6
相关论文
共 50 条
  • [41] Parallel quantum computing simulations via quantum accelerator platform virtualization
    Claudino, Daniel
    Lyakh, Dmitry I.
    McCaskey, Alexander J.
    FUTURE GENERATION COMPUTER SYSTEMS-THE INTERNATIONAL JOURNAL OF ESCIENCE, 2024, 160 : 264 - 273
  • [42] Enhancing Combinational Circuit Design through Leveraging the CSWAP Gate in Quantum Computing for Improved Performance and Accuracy
    Koppolu, Gnanavardhan
    Vamshi, Y. B. R. Krishna
    Bharatula, Sitadevi
    Reddy, B. Naresh Kumar
    10TH INTERNATIONAL CONFERENCE ON ELECTRONICS, COMPUTING AND COMMUNICATION TECHNOLOGIES, CONECCT 2024, 2024,
  • [43] Feynman's quantum computer modeled using Petri nets: Full adder circuit
    Ojala, L
    Rantanen, H
    Parviainen, E
    Penttinen, OM
    Reunanen, J
    7TH WORLD MULTICONFERENCE ON SYSTEMICS, CYBERNETICS AND INFORMATICS, VOL II, PROCEEDINGS: COMPUTER SCIENCE AND ENGINEERING, 2003, : 107 - 112
  • [44] Compiler and Language Design for Quantum Computing
    Heim, Bettina
    CC'18: PROCEEDINGS OF THE 27TH INTERNATIONAL CONFERENCE ON COMPILER CONSTRUCTION, 2018, : 2 - 2
  • [45] Design of Reversible/Quantum Ternary Comparator Circuits
    Khan, Mozammel H. A.
    ENGINEERING LETTERS, 2008, 16 (02)
  • [46] Qubits and quantum Hamiltonian computing performances for operating a digital Boolean 1/2-adder
    Dridi, Ghassen
    Namarvar, Omid Faizy
    Joachim, Christian
    QUANTUM SCIENCE AND TECHNOLOGY, 2018, 3 (02):
  • [47] Design and implementation of ternary adder for High-Performance arithmetic applications by using CNTFET material
    Panwar, Uday
    Sharma, Parul
    MATERIALS TODAY-PROCEEDINGS, 2022, 63 : 773 - 777
  • [48] Visual Analytics of Performance of Quantum Computing Systems and Circuit Optimization
    Chae, Junghoon
    Steed, Chad A.
    Humble, Travis S.
    2024 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI, ISVLSI, 2024, : 613 - 618
  • [49] The circuit design and optimization of quantum multiplier and divider
    Li, Hai-Sheng
    Fan, Ping
    Xia, Haiying
    Long, Gui-Lu
    SCIENCE CHINA-PHYSICS MECHANICS & ASTRONOMY, 2022, 65 (06)
  • [50] The circuit design and optimization of quantum multiplier and divider
    Hai-Sheng Li
    Ping Fan
    Haiying Xia
    Gui-Lu Long
    Science China Physics, Mechanics & Astronomy, 2022, 65