A 6.94-fJ/Conversion-Step 12-bit 100-MS/s Asynchronous SAR ADC Exploiting Split-CDAC in 65-nm CMOS

被引:12
|
作者
Li, Manxin [1 ]
Yao, Yuting [1 ]
Hu, Biao [1 ]
Wei, Jipeng [1 ]
Chen, Yong [2 ]
Ma, Shunli [1 ]
Ye, Fan [1 ]
Ren, Junyan [1 ]
机构
[1] Fudan Univ, State Key Lab ASIC & Syst, Shanghai 200433, Peoples R China
[2] Univ Macau, State Key Lab Analog & Mixed Signal VLSI, Taipa, Macao, Peoples R China
来源
IEEE ACCESS | 2021年 / 9卷
关键词
Capacitors; Linearity; Bridge circuits; Logic arrays; Parasitic capacitance; Control systems; Registers; Successive approximation register (SAR) analog-to-digital converter (ADC); CMOS; split-CDAC; customized unit capacitor; asynchronous logic; figure-of-merit (FoM);
D O I
10.1109/ACCESS.2021.3079406
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a 12-bit 100-MS/s asynchronous successive approximation register (SAR) analog-to-digital converter (ADC) for low-power wireless and imaging systems. A split-capacitor digital-to-analog converter (CDAC) structure is adopted for reducing the core area and improving the sampling speed. The linearity of the CDAC is calibrated by programming the least-significant-bits (LSBs) dummy capacitor. The unit capacitor in the CDAC array is customized for higher symmetry and reducing their mismatch. Our SAR ADC is based on asynchronous logic, and its timing is controlled by a delaying block in the critical path. The prototype is fabricated in a 65-nm CMOS process with a 1.2 V supply and occupies an active area of 0.029 mm(2). With a 100-MS/s sampling rate, the measured ENOB scores 10.17 bits for 1.5 MHz input with a figure-of-merit (FoM) of 6.94 fJ/conversion-step. It can achieve 8.83 bits for Nyquist input signal.
引用
收藏
页码:77545 / 77554
页数:10
相关论文
共 50 条
  • [1] A 0.9-V 12-bit 100-MS/s 14.6-fJ/Conversion-Step SAR ADC in 40-nm CMOS
    Luo, Jian
    Li, Jing
    Ning, Ning
    Liu, Yang
    Yu, Qi
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2018, 26 (10) : 1980 - 1988
  • [2] A 100MS/s 12-bit Coarse-Fine SAR ADC with Shared Split-CDAC
    Li, Manxin
    Chen, Yongzhen
    Ye, Fan
    Ren, Junyan
    2018 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2018,
  • [3] An 11-bit 100-MS/s Subranged-SAR ADC in 65-nm CMOS
    Chung, Yung-Hui
    Yen, Chia-Wei
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2017, 25 (12) : 3434 - 3443
  • [4] A 12bit 250 MS/s 5.43fJ/conversion-step SAR ADC with adaptive asynchronous logic in 28 nm CMOS
    Sun, Ting
    Yu, Qi
    Xu, Daiguo
    Li, Jing
    Wu, Ke-Jun
    Zhang, Zhong
    Pang, Yun
    Wang, Yan
    Ning, Ning
    MICROELECTRONICS JOURNAL, 2022, 128
  • [5] A 12-bit 8.47-fJ/Conversion-Step Capacitor-Swapping SAR ADC in 110-nm CMOS
    Chung, Yung-Hui
    Wu, Meng-Hsuan
    Li, Hung-Sung
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2015, 62 (01) : 10 - 18
  • [6] An 8.38 fJ/conversion-step 0.6 V 8-b 4.35 MS/s asynchronous SAR ADC in 65 nm CMOS
    Guanzhong Huang
    Pingfen Lin
    Analog Integrated Circuits and Signal Processing, 2012, 73 : 265 - 272
  • [7] An 8.38 fJ/conversion-step 0.6 V 8-b 4.35 MS/s asynchronous SAR ADC in 65 nm CMOS
    Huang, Guanzhong
    Lin, Pingfen
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2012, 73 (01) : 265 - 272
  • [8] A 0.55V 10-Bit 100-MS/s SAR ADC With 3.6-fJ/Conversion-Step in 28nm CMOS for RF Receivers
    Zhao, Yan
    Chen, Chao
    Yang, Jun
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2023, 70 (06) : 1811 - 1815
  • [9] A 12-bit 200MS/s Pipelined-SAR ADC in 65-nm CMOS with 61.9 dB SNDR
    Liu, Haizhu
    Liu, Maliang
    Zhu, Zhangming
    2019 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2019,
  • [10] A 12-bit, 100 kS/s, PVT robust SAR ADC in 65 nm CMOS process
    Ahmadlou, Mohammad
    Dundar, Gunhan
    Dogan, Hakan
    MICROELECTRONICS JOURNAL, 2024, 149