A 9.2-12.7 GHz Wideband Fractional-N Subsampling PLL in 28 nm CMOS With 280 fs RMS Jitter

被引:88
作者
Raczkowski, Kuba [1 ]
Markulic, Nereo [1 ,2 ]
Hershberg, Benjamin [1 ]
Craninckx, Jan [1 ]
机构
[1] IMEC, B-3001 Leuven, Belgium
[2] Vrije Univ Brussel, Ixelles, Belgium
关键词
CMOS process; digital-controlled oscillators; digital-to-time converter; fractional-N; frequency synthesis; jitter; phase-locked loops; phase noise; radio transceivers; sampling; voltage-controlled oscillators; NOISE; VCO;
D O I
10.1109/JSSC.2015.2403373
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper describes a fractional-N subsampling PLL in 28 nm CMOS. Fractional phase lock is made possible with almost no penalty in phase noise performance thanks to the use of a 10 bit, 0.55 ps/LSB digital-to-time converter (DTC) circuit operating on the sampling clock. The performance limitations of a practical DTC implementation are considered, and techniques for minimizing these limitations are presented. For example, background calibration guarantees appropriate DTC gain, reducing spurs. Operating at 10 GHz the system achieves -38 dBc of integrated phase noise (280 fs RMS jitter) when a worst case fractional spur of -43 dBc is present. In-band phase noise is at the level of -104 dBc/Hz. The class-B VCO can be tuned from 9.2 GHz to 12.7 GHz (32%). The total power consumption of the synthesizer, including the VCO, is 13 mW from 0.9 V and 1.8 V supplies.
引用
收藏
页码:1203 / 1213
页数:11
相关论文
共 20 条
[1]   A TX VCO for WCDMA/EDGE in 90 nm RF CMOS [J].
Andreani, Pietro ;
Kozmin, Kirill ;
Sandrup, Per ;
Nilsson, Magnus ;
Mattsson, Thomas .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2011, 46 (07) :1618-1626
[2]   Signal transition time effect on CMOS delay evaluation [J].
Auvergne, D ;
Daga, JM ;
Rezzoug, M .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-FUNDAMENTAL THEORY AND APPLICATIONS, 2000, 47 (09) :1362-1369
[3]   A Fractional-N Divider-Less Phase-Locked Loop With a Subsampling Phase Detector [J].
Chang, Wei-Sung ;
Huang, Po-Chun ;
Lee, Tai-Cheng .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2014, 49 (12) :2964-2975
[4]  
Chih-Wei Yao, 2011, 2011 Symposium on VLSI Circuits. Digest of Technical Papers, P110
[5]   Spur Reduction Techniques for Phase-Locked Loops Exploiting A Sub-Sampling Phase Detector [J].
Gao, Xiang ;
Klumperink, Eric A. M. ;
Socci, Gerard ;
Bohsali, Mounir ;
Nauta, Bram .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2010, 45 (09) :1809-1821
[6]   A Low Noise Sub-Sampling PLL in Which Divider Noise is Eliminated and PD/CP Noise is Not Multiplied by N2 [J].
Gao, Xiang ;
Klumperink, Eric A. M. ;
Bohsali, Mounir ;
Nauta, Bram .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2009, 44 (12) :3253-3263
[7]  
Hershberg B, 2014, PROC EUR SOLID-STATE, P83, DOI 10.1109/ESSCIRC.2014.6942027
[8]  
Lacaita A., 2007, ENG PRO
[9]   A Wideband Fractional-N PLL With Suppressed Charge-Pump Noise and Automatic Loop Filter Calibration [J].
Levantino, Salvatore ;
Marzin, Giovanni ;
Samori, Carlo ;
Lacaita, Andrea L. .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2013, 48 (10) :2419-2429
[10]  
Markulic N, 2014, PROC EUR SOLID-STATE, P79, DOI 10.1109/ESSCIRC.2014.6942026