Low-power encodings for global communication in CMOS VLSI

被引:110
|
作者
Stan, MR [1 ]
Burleson, WP [1 ]
机构
[1] UNIV MASSACHUSETTS, DEPT ELECT & COMP ENGN, AMHERST, MA 01003 USA
基金
美国国家科学基金会;
关键词
global communication in VLSI; low-power encoding; low-power I/O; space encoding; time encoding; two-dimensional (2-D) codes;
D O I
10.1109/92.645071
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Technology trends and especially portable applications are adding a third dimension (power) to the previously two-dimensional (speed, area) VLSI design space [30], A large portion of power dissipation in high performance CMOS VLSI is due to the inherent difficulties in global communication at high rates and we propose several approaches to address the problem, These techniques can be generalized at different levels in the design process, Global communication typically involves driving large capacitive loads which inherently require significant power, However, by carefully choosing the data representation, of encoding, of these signals, the average and peak power dissipation can be minimized, Redundancy can be added in space (number of bus lines), time (number of cycles) and voltage (number of distinct amplitude levels), The proposed codes can be used on a class of terminated off-chip board-level buses with level signaling, or on tristate on-chip buses with level or transition signaling.
引用
收藏
页码:444 / 455
页数:12
相关论文
共 50 条
  • [1] VLSI CMOS TECHNOLOGY FOR LOW-POWER SENSOR APPLICATIONS
    SMAYLING, MC
    SOLID STATE IONICS, 1989, 34 (1-2) : 121 - 125
  • [2] CMOS VLSI implementation of a low-power logarithmic converter
    Abed, KH
    Siferd, RE
    IEEE TRANSACTIONS ON COMPUTERS, 2003, 52 (11) : 1421 - 1433
  • [3] A COMPACT LOW-POWER VLSI TRANSCEIVER FOR WIRELESS COMMUNICATION
    BANG, SH
    CHOI, J
    SHEU, BJ
    CHANG, RC
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-FUNDAMENTAL THEORY AND APPLICATIONS, 1995, 42 (11): : 933 - 945
  • [4] Low-power, high-speed CMOS VLSI design
    Kuroda, T
    ICCD'2002: IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN: VLSI IN COMPUTERS AND PROCESSORS, PROCEEDINGS, 2002, : 310 - 315
  • [5] A fast, low-power logarithm approximation with CMOS VLSI implementation
    SanGregory, SL
    Brothers, C
    Gallagher, D
    Siferd, R
    42ND MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, PROCEEDINGS, VOLS 1 AND 2, 1999, : 388 - 391
  • [6] A LOW-POWER CMOS VLSI MULTIPLEXED AMPLIFIER FOR SILICON STRIP DETECTORS
    ALLPORT, PP
    SELLER, P
    TYNDEL, M
    NUCLEAR INSTRUMENTS & METHODS IN PHYSICS RESEARCH SECTION A-ACCELERATORS SPECTROMETERS DETECTORS AND ASSOCIATED EQUIPMENT, 1988, 273 (2-3): : 630 - 635
  • [7] Low-power CMOS circuits for analog VLSI programmable neural networks
    El-Soud, MAA
    AbdelRassoul, RA
    Soliman, HH
    El-Ghanam, LM
    ICM 2003: PROCEEDINGS OF THE 15TH INTERNATIONAL CONFERENCE ON MICROELECTRONICS, 2003, : 14 - 17
  • [8] Enhanced bus invert encodings for low-power
    Narayanan, U
    Chung, KS
    Kim, T
    2002 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL V, PROCEEDINGS, 2002, : 25 - 28
  • [9] LOW-POWER VLSI DESIGN
    ROY, K
    CHATTERJEE, A
    IEEE DESIGN & TEST OF COMPUTERS, 1994, 11 (04): : 6 - 7
  • [10] A low-power CMOS VLSI circuit for signal conditioning in integrated capacitive sensors
    Dimitropoulos, PD
    Nikolaidis, SP
    Karampatzakis, DP
    Stamoulis, GI
    PROCEEDINGS OF THE IEEE SENSORS 2004, VOLS 1-3, 2004, : 202 - 205