650-V 4H-SiC Planar Inversion-Channel Power JBSFETs With 55-nm Gate Oxide: Relative Performance of Three Cell Types

被引:1
作者
Agarwal, Aditi [1 ]
Han, Kijeong [1 ]
Baliga, B. J. [1 ]
机构
[1] North Carolina State Univ, Dept Elect & Comp Engn, Raleigh, NC 27695 USA
关键词
4H-silicon carbide (SiC); cell design; hexagonal; inversion; junction barrier Schottky field effect transistor (JBSFET); linear; MOSFET; octagonal;
D O I
10.1109/TED.2021.3067921
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Planar 650-V 4H-silicon carbide (SiC), inversion-channel, 55-nm gate oxide junction barrier Schottky field effect transistors (JBSFETs) with three types of cells are compared in this article for the first time. Devices with linear, hexagonal, and octagonal layouts were fabricated in a commercial foundry. The JBS diode was integratedwithin each cell type. The Schottky contact width for the JBS diode was adjusted to optimize third-quadrant ON-state voltage drop to below 2.5 V for each cell type to ensure by-passing the body diode while maintaining good blocking characteristics in the first quadrant. The hexagonal cell case was the only one whose breakdown voltage (560 V) fell below the 650-V rating. The highest breakdown voltage (710 V) was observedwith the octagonal cell layout with a low leakage current of 10 nA at 600 V. The lowest specific ON-resistance was observed for the hexagonal cell design. However, its gate- drain charge was twice that of the conventional linear cell design and four times that of the octagonal cell design. The data from this work demonstrate that the best overall performance for the 650-V SiC, inversion-channel, 55-nm gate oxide junction barrier Schottky field effect transistors is achieved by using the octagonal cell design.
引用
收藏
页码:2395 / 2400
页数:6
相关论文
共 19 条
[1]   Assessment of Linear, Hexagonal, and Octagonal Cell Topologies for 650 V 4H-SiC Inversion-Channel Planar-Gate Power JBSFETs Fabricated With 27 nm Gate Oxide Thickness [J].
Agarwal, Aditi ;
Han, Kijeong ;
Baliga, B. J. .
IEEE JOURNAL OF THE ELECTRON DEVICES SOCIETY, 2021, 9 :79-88
[2]   Impact of Cell Topology on Characteristics of 600V 4H-SiC Planar MOSFETs [J].
Agarwal, Aditi ;
Han, Kijeong ;
Baliga, B. Jayant .
IEEE ELECTRON DEVICE LETTERS, 2019, 40 (05) :773-776
[3]  
Baliga B. J., 2018, Materials Science Forum, V924, P523, DOI 10.4028/www.scientific.net/MSF.924.523
[4]  
Baliga B.J., 2019, Fundamentals of Power Semiconductor Devices 2nd ED, V2nd, P283, DOI DOI 10.1007/978-3-319-93988-9_6
[5]  
Baliga B. J., 2017, GALLIUM NITRIDE SILI, P173
[6]  
Chowdhury S, 2018, PROC INT SYMP POWER, P427, DOI 10.1109/ISPSD.2018.8393694
[7]  
Fu-Jen Hsu, 2017, 2017 29th International Symposium on Power Semiconductor Devices and ICs (ISPSD). Proceedings, P45, DOI 10.23919/ISPSD.2017.7988889
[8]  
Han K, 2019, PROC INT SYMP POWER, P159, DOI [10.1109/ispsd.2019.8757565, 10.1109/ISPSD.2019.8757565]
[9]   Comparison of Four Cell Topologies for 1.2-kV Accumulation- and Inversion-Channel 4H-SiC MOSFETs: Analysis and Experimental Results [J].
Han, Kijeong ;
Baliga, B. J. .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2019, 66 (05) :2321-2326
[10]   The 1.2-kV 4H-SiC OCTFET: A New Cell Topology With Improved High-Frequency Figures-of-Merit [J].
Han, Kijeong ;
Baliga, B. J. .
IEEE ELECTRON DEVICE LETTERS, 2019, 40 (02) :299-302