Simulation-based design error diagnosis and correction in combinational digital circuits

被引:10
|
作者
Nayak, D [1 ]
Walker, DMH [1 ]
机构
[1] Cadence Design Syst, Chelmsford, MA 01824 USA
关键词
D O I
10.1109/VTEST.1999.766649
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper describes an approach to design error diagnosis and correction in combinational digital circuits. Our approach targets small errors introduced during the design process or due to specification changes. We incrementally use simulation to identify suspect nets, and then attempt correction based on our error model. We use multiple iterations to handle multiple errors. Experimental results on ISCAS'85 benchmarks are shown for circuits containing up to four random errors. Diagnosis and correction can be done quickly with the bulk of the time going to diagnosis. Our tool is accurate in that even with multiple errors present, the corrected circuit is identical to the original most of the time.
引用
收藏
页码:70 / 78
页数:3
相关论文
共 50 条
  • [41] Design and simulation of efficient combinational circuits based on a new XOR structure in QCA technology
    Behrouz Safaiezadeh
    Ebrahim Mahdipour
    Majid Haghparast
    Samira Sayedsalehi
    Mehdi Hosseinzadeh
    Optical and Quantum Electronics, 2021, 53
  • [42] An Improved Design of Combinational Digital Circuits with Multiplexers using Genetic Algorithm
    Vijayakumari, C. K.
    Lukose, Dileep
    Mythili, P.
    James, Rekha K.
    2013 ANNUAL INTERNATIONAL CONFERENCE ON EMERGING RESEARCH AREAS & 2013 INTERNATIONAL CONFERENCE ON MICROELECTRONICS, COMMUNICATIONS & RENEWABLE ENERGY (AICERA/ICMICR), 2013,
  • [43] Evolutionary design and optimization of combinational digital circuits with respect to transistor count
    SLowik, A.
    BiaLko, M.
    Bulletin of the Polish Academy of Sciences: Technical Sciences, 2006, 54 (04) : 437 - 442
  • [44] Design of memristor-based combinational logic circuits
    Tao, Zeheng
    Wang, Lei
    Sun, Chuanyang
    Wan, Xiang
    Liu, Xiaoyan
    Cai, Zhikuang
    Lian, Xiaojuan
    IEICE ELECTRONICS EXPRESS, 2024, 21 (03):
  • [45] Design and optimization of combinational digital circuits using modified evolutionary algorithm
    Slowik, A
    Bialko, M
    ARTIFICIAL INTELLIGENCE AND SOFT COMPUTING - ICAISC 2004, 2004, 3070 : 468 - 473
  • [46] Design of Memristor-Based Combinational Logic Circuits
    Liu, Gongzhi
    Shen, Shuhang
    Jin, Peipei
    Wang, Guangyi
    Liang, Yan
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2021, 40 (12) : 5825 - 5846
  • [47] Reliability enhancement of digital combinational circuits based on evolutionary approach
    Mahdavi, S. J. Seyyed
    Mohammadi, K.
    MICROELECTRONICS RELIABILITY, 2010, 50 (03) : 415 - 423
  • [48] Design of Memristor-Based Combinational Logic Circuits
    Gongzhi Liu
    Shuhang Shen
    Peipei Jin
    Guangyi Wang
    Yan Liang
    Circuits, Systems, and Signal Processing, 2021, 40 : 5825 - 5846
  • [49] Design and Analysis of Memristor-based Combinational Circuits
    Singh, Anuradha
    IETE JOURNAL OF RESEARCH, 2020, 66 (02) : 182 - 191
  • [50] Design optimization of analog integrated circuits using simulation-based genetic algorithm
    Taherzadeh-Sani, M
    Lotfi, R
    Zare-Hoseini, H
    Shoaei, O
    SCS 2003: INTERNATIONAL SYMPOSIUM ON SIGNALS, CIRCUITS AND SYSTEMS, VOLS 1 AND 2, PROCEEDINGS, 2003, : 73 - 76