Carbon nanotube vias: A reality check

被引:15
|
作者
Li, Hong [1 ]
Srivastava, Navin [1 ]
Mao, Jun-Fa [2 ]
Yin, Wen-Yan [2 ]
Banerjee, Kaustav [1 ]
机构
[1] Univ Calif Santa Barbara, Dept Elect & Comp Engn, Santa Barbara, CA 93106 USA
[2] Shanghai Jiao Tong Univ, Cent Microbiol RF Technol, Shanghai 200240, Peoples R China
来源
2007 IEEE INTERNATIONAL ELECTRON DEVICES MEETING, VOLS 1 AND 2 | 2007年
关键词
D O I
10.1109/IEDM.2007.4418903
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
This paper presents a comprehensive electrothermal analysis of single-walled (SWCNT) and multi-walled carbon nanotube (MWCNT) vias - possibly the most imminent application of CNT-based components in VLSI chips. Accurate resistance and thermal conductivity models are provided for isolated SWCNTs and MWCNTs, as well as bundles of these, based on detailed electrical and thermal transport physics in sub-pm regime. It is found that although CNT via resistance may not be a significant concern for local interconnects, the resistance must be minimized in order to avoid significant degradation of global interconnect performance. Furthermore, detailed three dimensional electrothermal simulations show that Joule heating and the presence of thermal contact resistance between CNTs and metal, can be major bottlenecks in extracting maximum thermal performance from ballistic CNT bundle vias. From a processing perspective, we show that the applicability of MWCNT vias, which are currently being fabricated, is severely limited by their thermal and electrical resistance. For SWCNT vias, small diameter CNTs with dense packing and good thermal and electrical contacts between CNT and metal are needed.
引用
收藏
页码:207 / +
页数:3
相关论文
共 50 条
  • [1] Electrical Modeling of Carbon Nanotube Vias
    Chiariello, Andrea G.
    Maffucci, Antonio
    Miano, Giovanni
    IEEE TRANSACTIONS ON ELECTROMAGNETIC COMPATIBILITY, 2012, 54 (01) : 158 - 166
  • [2] Carbon nanotube array vias for interconnect applications
    Ting, Jyh-Hua
    Chiu, Ching-Chieh
    Huang, Fuang-Yuan
    JOURNAL OF VACUUM SCIENCE & TECHNOLOGY B, 2009, 27 (03): : 1086 - 1092
  • [3] Carbon nanotube vias for future LSI interconnects
    Nihei, M
    Horibe, M
    Kawabata, A
    Awano, Y
    PROCEEDINGS OF THE IEEE 2004 INTERNATIONAL INTERCONNECT TECHNOLOGY CONFERENCE, 2004, : 251 - 253
  • [4] IEDM: Carbon nanotube vias approach production densities
    Peters, Laura
    SOLID STATE TECHNOLOGY, 2011, 54 (01) : 8 - +
  • [5] Analysis of Carbon Nanotube Based Through Silicon Vias
    Kannan, Sukeshwar
    Gupta, Anurag
    Kim, Bruce C.
    Mohammed, Falah
    Ahn, Byoungchul
    2010 PROCEEDINGS 60TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2010, : 51 - 57
  • [6] Carbon management at universities: a reality check
    Robinson, Oliver
    Kemp, Simon
    Williams, Ian
    JOURNAL OF CLEANER PRODUCTION, 2015, 106 : 109 - 118
  • [7] Contact Resistance and Reliability of 40 nm Carbon Nanotube Vias
    Vyas, Anshul A.
    Yang, Cary Y.
    Wang, Phillip
    Zhou, Changjian
    Chai, Yang
    2016 IEEE INTERNATIONAL INTERCONNECT TECHNOLOGY CONFERENCE / ADVANCED METALLIZATION CONFERENCE (IITC/AMC), 2016, : 203 - 205
  • [8] Electrical Behaviour of Carbon Nanotube Through-Silicon Vias
    Chiariello, A. G.
    Maffucci, A.
    Miano, G.
    2011 15TH IEEE WORKSHOP ON SIGNAL PROPAGATION ON INTERCONNECTS (SPI), 2011, : 75 - 78
  • [9] Through silicon vias filled with planarized carbon nanotube bundles
    Wang, Teng
    Jeppson, Kjell
    Olofsson, Niklas
    Campbell, Eleanor E. B.
    Liu, Johan
    NANOTECHNOLOGY, 2009, 20 (48)
  • [10] Carbon nanotube computer becomes reality
    Winkless, Laurie
    MATERIALS TODAY, 2013, 16 (11) : 415 - 416