Bus encoding for low-power high-performance memory systems

被引:0
|
作者
Chang, N [1 ]
Kim, K [1 ]
Cho, J [1 ]
机构
[1] Seoul Natl Univ, Sch CSE, Seoul 151, South Korea
关键词
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
High-performance memory buses consume large energy as they include termination networks, BiCMOS and/or open-drain output. This paper introduces power reduction techniques for memory systems deliberating on burst-mode transfers over the high-speed bus specifications such as Low Voltage BiCMOS (LVT), Gunning Transfer Logic (GTL+) and Stub Series Termination Logic (SSTL_2) which are widely used. The reduction techniques take both the static and the dynamic power consumption into account because most high-performance bus drivers and end-termination networks dissipate significant static power as well. Extensive performance analysis is conducted through mathematical analysis and trace data-driven simulations. We had reduction of 14% with random data and up to 67.5% with trace data.
引用
收藏
页码:800 / 805
页数:6
相关论文
共 50 条
  • [41] The Accelerator Store framework for high-performance, low-power accelerator-based systems
    Lyons, Michael J.
    Hempstead, Mark
    Wei, Gu-Yeon
    Brooks, David
    IEEE COMPUTER ARCHITECTURE LETTERS, 2010, 9 (02) : 53 - 56
  • [42] Embedded tutorial: Clocked timing elements for high-performance and low-power VLSI systems
    Oklobdzija, V
    2001 INTERNATIONAL CONFERENCE ON COMPUTER DESIGN, ICCD 2001, PROCEEDINGS, 2001, : 208 - 208
  • [43] Instruction compression and encoding for low-power systems
    Kadayif, I
    Kandemir, MT
    15TH ANNUAL IEEE INTERNATIONAL ASIC/SOC CONFERENCE, PROCEEDINGS, 2002, : 301 - 305
  • [44] Efficient RC low-power bus encoding methods for crosstalk reduction
    Fan, Chih-Peng
    Fang, Chia-Hao
    INTEGRATION-THE VLSI JOURNAL, 2011, 44 (01) : 75 - 86
  • [45] Adaptive low-power bus encoding based on weighted code mapping
    Brahmbhatt, Avnish R.
    Zhang, Jingyi
    Qiu, Qinru
    Wu, Qing
    2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 1739 - +
  • [46] A high-performance low-power CMOS AGC for GPS application
    雷倩倩
    许奇明
    陈治明
    石寅
    林敏
    贾海珑
    半导体学报, 2010, 31 (02) : 49 - 53
  • [47] Low-power high-performance reconfigurable computing cache architectures
    Sangireddy, R
    Kim, H
    Somani, AK
    IEEE TRANSACTIONS ON COMPUTERS, 2004, 53 (10) : 1274 - 1290
  • [48] Design of Low-Power High-Performance FinFET Standard Cells
    Wang, Tian
    Cui, Xiaoxin
    Liao, Kai
    Liao, Nan
    Yu, Dunshan
    Cui, Xiaole
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2018, 37 (05) : 1789 - 1806
  • [49] Custom Design in a Low-Power/High-Performance ASIC World
    Garibay, Ty
    Reis, Richard
    2009 IEEE INTERNATIONAL CONFERENCE ON INTEGRATED CIRCUIT DESIGN AND TECHNOLOGY, PROCEEDINGS, 2009, : 1 - 2
  • [50] A high-performance,low-power ∑△ ADC for digital audio applications
    罗豪
    韩雁
    张泽松
    韩晓霞
    马绍宇
    应鹏
    朱大中
    半导体学报, 2010, 31 (05) : 114 - 120