Bus encoding for low-power high-performance memory systems

被引:0
|
作者
Chang, N [1 ]
Kim, K [1 ]
Cho, J [1 ]
机构
[1] Seoul Natl Univ, Sch CSE, Seoul 151, South Korea
关键词
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
High-performance memory buses consume large energy as they include termination networks, BiCMOS and/or open-drain output. This paper introduces power reduction techniques for memory systems deliberating on burst-mode transfers over the high-speed bus specifications such as Low Voltage BiCMOS (LVT), Gunning Transfer Logic (GTL+) and Stub Series Termination Logic (SSTL_2) which are widely used. The reduction techniques take both the static and the dynamic power consumption into account because most high-performance bus drivers and end-termination networks dissipate significant static power as well. Extensive performance analysis is conducted through mathematical analysis and trace data-driven simulations. We had reduction of 14% with random data and up to 67.5% with trace data.
引用
收藏
页码:800 / 805
页数:6
相关论文
共 50 条
  • [21] Segmented bus design for low-power systems
    Natl Chung-Cheng Univ, Chiayi, Taiwan
    IEEE Trans Very Large Scale Integr VLSI Syst, 1 (25-29):
  • [22] Segmented bus design for low-power systems
    Chen, JY
    Jone, WB
    Wang, JS
    Lu, HI
    Chen, TF
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 1999, 7 (01) : 25 - 29
  • [23] Design of high-performance low-power full adder
    Nehru, K.
    Shanmugam, A.
    INTERNATIONAL JOURNAL OF COMPUTER APPLICATIONS IN TECHNOLOGY, 2014, 49 (02) : 134 - 140
  • [24] A HIGH-PERFORMANCE LOW-POWER CMOS CHANNEL FILTER
    BLACK, WC
    ALLSTOT, DJ
    REED, RA
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1980, 15 (06) : 929 - 938
  • [25] A Low-Power, High-Performance Speech Recognition Accelerator
    Yazdani, Reza
    Arnau, Jose-Maria
    Gonzalez, Antonio
    IEEE TRANSACTIONS ON COMPUTERS, 2019, 68 (12) : 1817 - 1831
  • [26] Low-power high-performance FinFET sequential circuits
    Tawfik, Shenf A.
    Kursuri, Volkan
    20TH ANNIVERSARY IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2007, : 145 - 148
  • [27] A low-power high-performance embedded SRAM macrocell
    Fahim, AM
    Khellah, M
    Elmasry, MI
    PROCEEDINGS OF THE 8TH GREAT LAKES SYMPOSIUM ON VLSI, 1998, : 13 - 18
  • [28] FinFET SRAM for high-performance low-power applications
    Joshi, RV
    Williams, RQ
    Nowak, E
    Kim, K
    Beintner, J
    Ludwig, T
    Aller, I
    Chuang, C
    ESSDERC 2004: PROCEEDINGS OF THE 34TH EUROPEAN SOLID-STATE DEVICE RESEARCH CONFERENCE, 2004, : 69 - 72
  • [29] Trends in high-performance, low-power processor architectures
    Murakami, Kazuaki
    Magoshi, Hidetaka
    IEICE Transactions on Electronics, 2001, (02) : 131 - 137
  • [30] Low-power and High-performance 5:2 Compressors
    Najafi, Amir
    Najafi, Ardalan
    Mirzakuchaki, Sattar
    2014 22ND IRANIAN CONFERENCE ON ELECTRICAL ENGINEERING (ICEE), 2014, : 33 - 37