共 50 条
- [4] Trends in high-performance, low-power cache memory architectures IEICE TRANSACTIONS ON ELECTRONICS, 2002, E85C (02): : 304 - 314
- [8] Low-power warp processor for power efficient high-performance embedded systems 2007 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION, VOLS 1-3, 2007, : 141 - 146
- [10] Memory bus encoding for low power: A tutorial INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, PROCEEDINGS, 2001, : 199 - 204